pata_cs5536.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * pata_cs5536.c - CS5536 PATA for new ATA layer
  3. * (C) 2007 Martin K. Petersen <mkp@mkp.net>
  4. * (C) 2011 Bartlomiej Zolnierkiewicz
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. *
  19. * Documentation:
  20. * Available from AMD web site.
  21. *
  22. * The IDE timing registers for the CS5536 live in the Geode Machine
  23. * Specific Register file and not PCI config space. Most BIOSes
  24. * virtualize the PCI registers so the chip looks like a standard IDE
  25. * controller. Unfortunately not all implementations get this right.
  26. * In particular some have problems with unaligned accesses to the
  27. * virtualized PCI registers. This driver always does full dword
  28. * writes to work around the issue. Also, in case of a bad BIOS this
  29. * driver can be loaded with the "msr=1" parameter which forces using
  30. * the Machine Specific Registers to configure the device.
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/libata.h>
  39. #include <scsi/scsi_host.h>
  40. #include <linux/dmi.h>
  41. #ifdef CONFIG_X86_32
  42. #include <asm/msr.h>
  43. static int use_msr;
  44. module_param_named(msr, use_msr, int, 0644);
  45. MODULE_PARM_DESC(msr, "Force using MSR to configure IDE function (Default: 0)");
  46. #else
  47. #undef rdmsr /* avoid accidental MSR usage on, e.g. x86-64 */
  48. #undef wrmsr
  49. #define rdmsr(x, y, z) do { } while (0)
  50. #define wrmsr(x, y, z) do { } while (0)
  51. #define use_msr 0
  52. #endif
  53. #define DRV_NAME "pata_cs5536"
  54. #define DRV_VERSION "0.0.8"
  55. enum {
  56. MSR_IDE_CFG = 0x51300010,
  57. PCI_IDE_CFG = 0x40,
  58. CFG = 0,
  59. DTC = 2,
  60. CAST = 3,
  61. ETC = 4,
  62. IDE_CFG_CHANEN = (1 << 1),
  63. IDE_CFG_CABLE = (1 << 17) | (1 << 16),
  64. IDE_D0_SHIFT = 24,
  65. IDE_D1_SHIFT = 16,
  66. IDE_DRV_MASK = 0xff,
  67. IDE_CAST_D0_SHIFT = 6,
  68. IDE_CAST_D1_SHIFT = 4,
  69. IDE_CAST_DRV_MASK = 0x3,
  70. IDE_CAST_CMD_MASK = 0xff,
  71. IDE_CAST_CMD_SHIFT = 24,
  72. IDE_ETC_UDMA_MASK = 0xc0,
  73. };
  74. /* Some Bachmann OT200 devices have a non working UDMA support due a
  75. * missing resistor.
  76. */
  77. static const struct dmi_system_id udma_quirk_dmi_table[] = {
  78. {
  79. .ident = "Bachmann electronic OT200",
  80. .matches = {
  81. DMI_MATCH(DMI_SYS_VENDOR, "Bachmann electronic"),
  82. DMI_MATCH(DMI_PRODUCT_NAME, "OT200"),
  83. DMI_MATCH(DMI_PRODUCT_VERSION, "1")
  84. },
  85. },
  86. { }
  87. };
  88. static int cs5536_read(struct pci_dev *pdev, int reg, u32 *val)
  89. {
  90. if (unlikely(use_msr)) {
  91. u32 dummy __maybe_unused;
  92. rdmsr(MSR_IDE_CFG + reg, *val, dummy);
  93. return 0;
  94. }
  95. return pci_read_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
  96. }
  97. static int cs5536_write(struct pci_dev *pdev, int reg, int val)
  98. {
  99. if (unlikely(use_msr)) {
  100. wrmsr(MSR_IDE_CFG + reg, val, 0);
  101. return 0;
  102. }
  103. return pci_write_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
  104. }
  105. static void cs5536_program_dtc(struct ata_device *adev, u8 tim)
  106. {
  107. struct pci_dev *pdev = to_pci_dev(adev->link->ap->host->dev);
  108. int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
  109. u32 dtc;
  110. cs5536_read(pdev, DTC, &dtc);
  111. dtc &= ~(IDE_DRV_MASK << dshift);
  112. dtc |= tim << dshift;
  113. cs5536_write(pdev, DTC, dtc);
  114. }
  115. /**
  116. * cs5536_cable_detect - detect cable type
  117. * @ap: Port to detect on
  118. *
  119. * Perform cable detection for ATA66 capable cable.
  120. *
  121. * Returns a cable type.
  122. */
  123. static int cs5536_cable_detect(struct ata_port *ap)
  124. {
  125. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  126. u32 cfg;
  127. cs5536_read(pdev, CFG, &cfg);
  128. if (cfg & IDE_CFG_CABLE)
  129. return ATA_CBL_PATA80;
  130. else
  131. return ATA_CBL_PATA40;
  132. }
  133. /**
  134. * cs5536_set_piomode - PIO setup
  135. * @ap: ATA interface
  136. * @adev: device on the interface
  137. */
  138. static void cs5536_set_piomode(struct ata_port *ap, struct ata_device *adev)
  139. {
  140. static const u8 drv_timings[5] = {
  141. 0x98, 0x55, 0x32, 0x21, 0x20,
  142. };
  143. static const u8 addr_timings[5] = {
  144. 0x2, 0x1, 0x0, 0x0, 0x0,
  145. };
  146. static const u8 cmd_timings[5] = {
  147. 0x99, 0x92, 0x90, 0x22, 0x20,
  148. };
  149. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  150. struct ata_device *pair = ata_dev_pair(adev);
  151. int mode = adev->pio_mode - XFER_PIO_0;
  152. int cmdmode = mode;
  153. int cshift = adev->devno ? IDE_CAST_D1_SHIFT : IDE_CAST_D0_SHIFT;
  154. u32 cast;
  155. if (pair)
  156. cmdmode = min(mode, pair->pio_mode - XFER_PIO_0);
  157. cs5536_program_dtc(adev, drv_timings[mode]);
  158. cs5536_read(pdev, CAST, &cast);
  159. cast &= ~(IDE_CAST_DRV_MASK << cshift);
  160. cast |= addr_timings[mode] << cshift;
  161. cast &= ~(IDE_CAST_CMD_MASK << IDE_CAST_CMD_SHIFT);
  162. cast |= cmd_timings[cmdmode] << IDE_CAST_CMD_SHIFT;
  163. cs5536_write(pdev, CAST, cast);
  164. }
  165. /**
  166. * cs5536_set_dmamode - DMA timing setup
  167. * @ap: ATA interface
  168. * @adev: Device being configured
  169. *
  170. */
  171. static void cs5536_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  172. {
  173. static const u8 udma_timings[6] = {
  174. 0xc2, 0xc1, 0xc0, 0xc4, 0xc5, 0xc6,
  175. };
  176. static const u8 mwdma_timings[3] = {
  177. 0x67, 0x21, 0x20,
  178. };
  179. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  180. u32 etc;
  181. int mode = adev->dma_mode;
  182. int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
  183. cs5536_read(pdev, ETC, &etc);
  184. if (mode >= XFER_UDMA_0) {
  185. etc &= ~(IDE_DRV_MASK << dshift);
  186. etc |= udma_timings[mode - XFER_UDMA_0] << dshift;
  187. } else { /* MWDMA */
  188. etc &= ~(IDE_ETC_UDMA_MASK << dshift);
  189. cs5536_program_dtc(adev, mwdma_timings[mode - XFER_MW_DMA_0]);
  190. }
  191. cs5536_write(pdev, ETC, etc);
  192. }
  193. static struct scsi_host_template cs5536_sht = {
  194. ATA_BMDMA_SHT(DRV_NAME),
  195. };
  196. static struct ata_port_operations cs5536_port_ops = {
  197. .inherits = &ata_bmdma32_port_ops,
  198. .cable_detect = cs5536_cable_detect,
  199. .set_piomode = cs5536_set_piomode,
  200. .set_dmamode = cs5536_set_dmamode,
  201. };
  202. /**
  203. * cs5536_init_one
  204. * @dev: PCI device
  205. * @id: Entry in match table
  206. *
  207. */
  208. static int cs5536_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  209. {
  210. static const struct ata_port_info info = {
  211. .flags = ATA_FLAG_SLAVE_POSS,
  212. .pio_mask = ATA_PIO4,
  213. .mwdma_mask = ATA_MWDMA2,
  214. .udma_mask = ATA_UDMA5,
  215. .port_ops = &cs5536_port_ops,
  216. };
  217. static const struct ata_port_info no_udma_info = {
  218. .flags = ATA_FLAG_SLAVE_POSS,
  219. .pio_mask = ATA_PIO4,
  220. .port_ops = &cs5536_port_ops,
  221. };
  222. const struct ata_port_info *ppi[2];
  223. u32 cfg;
  224. if (dmi_check_system(udma_quirk_dmi_table))
  225. ppi[0] = &no_udma_info;
  226. else
  227. ppi[0] = &info;
  228. ppi[1] = &ata_dummy_port_info;
  229. if (use_msr)
  230. printk(KERN_ERR DRV_NAME ": Using MSR regs instead of PCI\n");
  231. cs5536_read(dev, CFG, &cfg);
  232. if ((cfg & IDE_CFG_CHANEN) == 0) {
  233. printk(KERN_ERR DRV_NAME ": disabled by BIOS\n");
  234. return -ENODEV;
  235. }
  236. return ata_pci_bmdma_init_one(dev, ppi, &cs5536_sht, NULL, 0);
  237. }
  238. static const struct pci_device_id cs5536[] = {
  239. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), },
  240. { },
  241. };
  242. static struct pci_driver cs5536_pci_driver = {
  243. .name = DRV_NAME,
  244. .id_table = cs5536,
  245. .probe = cs5536_init_one,
  246. .remove = ata_pci_remove_one,
  247. #ifdef CONFIG_PM
  248. .suspend = ata_pci_device_suspend,
  249. .resume = ata_pci_device_resume,
  250. #endif
  251. };
  252. module_pci_driver(cs5536_pci_driver);
  253. MODULE_AUTHOR("Martin K. Petersen");
  254. MODULE_DESCRIPTION("low-level driver for the CS5536 IDE controller");
  255. MODULE_LICENSE("GPL");
  256. MODULE_DEVICE_TABLE(pci, cs5536);
  257. MODULE_VERSION(DRV_VERSION);