libahci.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422
  1. /*
  2. * libahci.c - Common AHCI SATA low-level routines
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/gfp.h>
  36. #include <linux/module.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #include "ahci.h"
  47. #include "libata.h"
  48. static int ahci_skip_host_reset;
  49. int ahci_ignore_sss;
  50. EXPORT_SYMBOL_GPL(ahci_ignore_sss);
  51. module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
  52. MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
  53. module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
  54. MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
  55. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  56. unsigned hints);
  57. static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
  58. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  59. size_t size);
  60. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  61. ssize_t size);
  62. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  63. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  64. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  65. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  66. static int ahci_port_start(struct ata_port *ap);
  67. static void ahci_port_stop(struct ata_port *ap);
  68. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  69. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
  70. static void ahci_freeze(struct ata_port *ap);
  71. static void ahci_thaw(struct ata_port *ap);
  72. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
  73. static void ahci_enable_fbs(struct ata_port *ap);
  74. static void ahci_disable_fbs(struct ata_port *ap);
  75. static void ahci_pmp_attach(struct ata_port *ap);
  76. static void ahci_pmp_detach(struct ata_port *ap);
  77. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  78. unsigned long deadline);
  79. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  80. unsigned long deadline);
  81. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  82. unsigned long deadline);
  83. static void ahci_postreset(struct ata_link *link, unsigned int *class);
  84. static void ahci_error_handler(struct ata_port *ap);
  85. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  86. static void ahci_dev_config(struct ata_device *dev);
  87. #ifdef CONFIG_PM
  88. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  89. #endif
  90. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
  91. static ssize_t ahci_activity_store(struct ata_device *dev,
  92. enum sw_activity val);
  93. static void ahci_init_sw_activity(struct ata_link *link);
  94. static ssize_t ahci_show_host_caps(struct device *dev,
  95. struct device_attribute *attr, char *buf);
  96. static ssize_t ahci_show_host_cap2(struct device *dev,
  97. struct device_attribute *attr, char *buf);
  98. static ssize_t ahci_show_host_version(struct device *dev,
  99. struct device_attribute *attr, char *buf);
  100. static ssize_t ahci_show_port_cmd(struct device *dev,
  101. struct device_attribute *attr, char *buf);
  102. static ssize_t ahci_read_em_buffer(struct device *dev,
  103. struct device_attribute *attr, char *buf);
  104. static ssize_t ahci_store_em_buffer(struct device *dev,
  105. struct device_attribute *attr,
  106. const char *buf, size_t size);
  107. static ssize_t ahci_show_em_supported(struct device *dev,
  108. struct device_attribute *attr, char *buf);
  109. static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
  110. static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
  111. static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
  112. static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
  113. static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
  114. ahci_read_em_buffer, ahci_store_em_buffer);
  115. static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
  116. struct device_attribute *ahci_shost_attrs[] = {
  117. &dev_attr_link_power_management_policy,
  118. &dev_attr_em_message_type,
  119. &dev_attr_em_message,
  120. &dev_attr_ahci_host_caps,
  121. &dev_attr_ahci_host_cap2,
  122. &dev_attr_ahci_host_version,
  123. &dev_attr_ahci_port_cmd,
  124. &dev_attr_em_buffer,
  125. &dev_attr_em_message_supported,
  126. NULL
  127. };
  128. EXPORT_SYMBOL_GPL(ahci_shost_attrs);
  129. struct device_attribute *ahci_sdev_attrs[] = {
  130. &dev_attr_sw_activity,
  131. &dev_attr_unload_heads,
  132. NULL
  133. };
  134. EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
  135. struct ata_port_operations ahci_ops = {
  136. .inherits = &sata_pmp_port_ops,
  137. .qc_defer = ahci_pmp_qc_defer,
  138. .qc_prep = ahci_qc_prep,
  139. .qc_issue = ahci_qc_issue,
  140. .qc_fill_rtf = ahci_qc_fill_rtf,
  141. .freeze = ahci_freeze,
  142. .thaw = ahci_thaw,
  143. .softreset = ahci_softreset,
  144. .hardreset = ahci_hardreset,
  145. .postreset = ahci_postreset,
  146. .pmp_softreset = ahci_softreset,
  147. .error_handler = ahci_error_handler,
  148. .post_internal_cmd = ahci_post_internal_cmd,
  149. .dev_config = ahci_dev_config,
  150. .scr_read = ahci_scr_read,
  151. .scr_write = ahci_scr_write,
  152. .pmp_attach = ahci_pmp_attach,
  153. .pmp_detach = ahci_pmp_detach,
  154. .set_lpm = ahci_set_lpm,
  155. .em_show = ahci_led_show,
  156. .em_store = ahci_led_store,
  157. .sw_activity_show = ahci_activity_show,
  158. .sw_activity_store = ahci_activity_store,
  159. #ifdef CONFIG_PM
  160. .port_suspend = ahci_port_suspend,
  161. .port_resume = ahci_port_resume,
  162. #endif
  163. .port_start = ahci_port_start,
  164. .port_stop = ahci_port_stop,
  165. };
  166. EXPORT_SYMBOL_GPL(ahci_ops);
  167. struct ata_port_operations ahci_pmp_retry_srst_ops = {
  168. .inherits = &ahci_ops,
  169. .softreset = ahci_pmp_retry_softreset,
  170. };
  171. EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
  172. int ahci_em_messages = 1;
  173. EXPORT_SYMBOL_GPL(ahci_em_messages);
  174. module_param(ahci_em_messages, int, 0444);
  175. /* add other LED protocol types when they become supported */
  176. MODULE_PARM_DESC(ahci_em_messages,
  177. "AHCI Enclosure Management Message control (0 = off, 1 = on)");
  178. int devslp_idle_timeout = 1000; /* device sleep idle timeout in ms */
  179. module_param(devslp_idle_timeout, int, 0644);
  180. MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
  181. static void ahci_enable_ahci(void __iomem *mmio)
  182. {
  183. int i;
  184. u32 tmp;
  185. /* turn on AHCI_EN */
  186. tmp = readl(mmio + HOST_CTL);
  187. if (tmp & HOST_AHCI_EN)
  188. return;
  189. /* Some controllers need AHCI_EN to be written multiple times.
  190. * Try a few times before giving up.
  191. */
  192. for (i = 0; i < 5; i++) {
  193. tmp |= HOST_AHCI_EN;
  194. writel(tmp, mmio + HOST_CTL);
  195. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  196. if (tmp & HOST_AHCI_EN)
  197. return;
  198. msleep(10);
  199. }
  200. WARN_ON(1);
  201. }
  202. static ssize_t ahci_show_host_caps(struct device *dev,
  203. struct device_attribute *attr, char *buf)
  204. {
  205. struct Scsi_Host *shost = class_to_shost(dev);
  206. struct ata_port *ap = ata_shost_to_port(shost);
  207. struct ahci_host_priv *hpriv = ap->host->private_data;
  208. return sprintf(buf, "%x\n", hpriv->cap);
  209. }
  210. static ssize_t ahci_show_host_cap2(struct device *dev,
  211. struct device_attribute *attr, char *buf)
  212. {
  213. struct Scsi_Host *shost = class_to_shost(dev);
  214. struct ata_port *ap = ata_shost_to_port(shost);
  215. struct ahci_host_priv *hpriv = ap->host->private_data;
  216. return sprintf(buf, "%x\n", hpriv->cap2);
  217. }
  218. static ssize_t ahci_show_host_version(struct device *dev,
  219. struct device_attribute *attr, char *buf)
  220. {
  221. struct Scsi_Host *shost = class_to_shost(dev);
  222. struct ata_port *ap = ata_shost_to_port(shost);
  223. struct ahci_host_priv *hpriv = ap->host->private_data;
  224. void __iomem *mmio = hpriv->mmio;
  225. return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
  226. }
  227. static ssize_t ahci_show_port_cmd(struct device *dev,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct Scsi_Host *shost = class_to_shost(dev);
  231. struct ata_port *ap = ata_shost_to_port(shost);
  232. void __iomem *port_mmio = ahci_port_base(ap);
  233. return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
  234. }
  235. static ssize_t ahci_read_em_buffer(struct device *dev,
  236. struct device_attribute *attr, char *buf)
  237. {
  238. struct Scsi_Host *shost = class_to_shost(dev);
  239. struct ata_port *ap = ata_shost_to_port(shost);
  240. struct ahci_host_priv *hpriv = ap->host->private_data;
  241. void __iomem *mmio = hpriv->mmio;
  242. void __iomem *em_mmio = mmio + hpriv->em_loc;
  243. u32 em_ctl, msg;
  244. unsigned long flags;
  245. size_t count;
  246. int i;
  247. spin_lock_irqsave(ap->lock, flags);
  248. em_ctl = readl(mmio + HOST_EM_CTL);
  249. if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
  250. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
  251. spin_unlock_irqrestore(ap->lock, flags);
  252. return -EINVAL;
  253. }
  254. if (!(em_ctl & EM_CTL_MR)) {
  255. spin_unlock_irqrestore(ap->lock, flags);
  256. return -EAGAIN;
  257. }
  258. if (!(em_ctl & EM_CTL_SMB))
  259. em_mmio += hpriv->em_buf_sz;
  260. count = hpriv->em_buf_sz;
  261. /* the count should not be larger than PAGE_SIZE */
  262. if (count > PAGE_SIZE) {
  263. if (printk_ratelimit())
  264. ata_port_warn(ap,
  265. "EM read buffer size too large: "
  266. "buffer size %u, page size %lu\n",
  267. hpriv->em_buf_sz, PAGE_SIZE);
  268. count = PAGE_SIZE;
  269. }
  270. for (i = 0; i < count; i += 4) {
  271. msg = readl(em_mmio + i);
  272. buf[i] = msg & 0xff;
  273. buf[i + 1] = (msg >> 8) & 0xff;
  274. buf[i + 2] = (msg >> 16) & 0xff;
  275. buf[i + 3] = (msg >> 24) & 0xff;
  276. }
  277. spin_unlock_irqrestore(ap->lock, flags);
  278. return i;
  279. }
  280. static ssize_t ahci_store_em_buffer(struct device *dev,
  281. struct device_attribute *attr,
  282. const char *buf, size_t size)
  283. {
  284. struct Scsi_Host *shost = class_to_shost(dev);
  285. struct ata_port *ap = ata_shost_to_port(shost);
  286. struct ahci_host_priv *hpriv = ap->host->private_data;
  287. void __iomem *mmio = hpriv->mmio;
  288. void __iomem *em_mmio = mmio + hpriv->em_loc;
  289. const unsigned char *msg_buf = buf;
  290. u32 em_ctl, msg;
  291. unsigned long flags;
  292. int i;
  293. /* check size validity */
  294. if (!(ap->flags & ATA_FLAG_EM) ||
  295. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
  296. size % 4 || size > hpriv->em_buf_sz)
  297. return -EINVAL;
  298. spin_lock_irqsave(ap->lock, flags);
  299. em_ctl = readl(mmio + HOST_EM_CTL);
  300. if (em_ctl & EM_CTL_TM) {
  301. spin_unlock_irqrestore(ap->lock, flags);
  302. return -EBUSY;
  303. }
  304. for (i = 0; i < size; i += 4) {
  305. msg = msg_buf[i] | msg_buf[i + 1] << 8 |
  306. msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
  307. writel(msg, em_mmio + i);
  308. }
  309. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  310. spin_unlock_irqrestore(ap->lock, flags);
  311. return size;
  312. }
  313. static ssize_t ahci_show_em_supported(struct device *dev,
  314. struct device_attribute *attr, char *buf)
  315. {
  316. struct Scsi_Host *shost = class_to_shost(dev);
  317. struct ata_port *ap = ata_shost_to_port(shost);
  318. struct ahci_host_priv *hpriv = ap->host->private_data;
  319. void __iomem *mmio = hpriv->mmio;
  320. u32 em_ctl;
  321. em_ctl = readl(mmio + HOST_EM_CTL);
  322. return sprintf(buf, "%s%s%s%s\n",
  323. em_ctl & EM_CTL_LED ? "led " : "",
  324. em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
  325. em_ctl & EM_CTL_SES ? "ses-2 " : "",
  326. em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
  327. }
  328. /**
  329. * ahci_save_initial_config - Save and fixup initial config values
  330. * @dev: target AHCI device
  331. * @hpriv: host private area to store config values
  332. * @force_port_map: force port map to a specified value
  333. * @mask_port_map: mask out particular bits from port map
  334. *
  335. * Some registers containing configuration info might be setup by
  336. * BIOS and might be cleared on reset. This function saves the
  337. * initial values of those registers into @hpriv such that they
  338. * can be restored after controller reset.
  339. *
  340. * If inconsistent, config values are fixed up by this function.
  341. *
  342. * LOCKING:
  343. * None.
  344. */
  345. void ahci_save_initial_config(struct device *dev,
  346. struct ahci_host_priv *hpriv,
  347. unsigned int force_port_map,
  348. unsigned int mask_port_map)
  349. {
  350. void __iomem *mmio = hpriv->mmio;
  351. u32 cap, cap2, vers, port_map;
  352. int i;
  353. /* make sure AHCI mode is enabled before accessing CAP */
  354. ahci_enable_ahci(mmio);
  355. /* Values prefixed with saved_ are written back to host after
  356. * reset. Values without are used for driver operation.
  357. */
  358. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  359. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  360. /* CAP2 register is only defined for AHCI 1.2 and later */
  361. vers = readl(mmio + HOST_VERSION);
  362. if ((vers >> 16) > 1 ||
  363. ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
  364. hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
  365. else
  366. hpriv->saved_cap2 = cap2 = 0;
  367. /* some chips have errata preventing 64bit use */
  368. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  369. dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
  370. cap &= ~HOST_CAP_64;
  371. }
  372. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  373. dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
  374. cap &= ~HOST_CAP_NCQ;
  375. }
  376. if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
  377. dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
  378. cap |= HOST_CAP_NCQ;
  379. }
  380. if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  381. dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
  382. cap &= ~HOST_CAP_PMP;
  383. }
  384. if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
  385. dev_info(dev,
  386. "controller can't do SNTF, turning off CAP_SNTF\n");
  387. cap &= ~HOST_CAP_SNTF;
  388. }
  389. if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
  390. dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
  391. cap |= HOST_CAP_FBS;
  392. }
  393. if (force_port_map && port_map != force_port_map) {
  394. dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
  395. port_map, force_port_map);
  396. port_map = force_port_map;
  397. }
  398. if (mask_port_map) {
  399. dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
  400. port_map,
  401. port_map & mask_port_map);
  402. port_map &= mask_port_map;
  403. }
  404. /* cross check port_map and cap.n_ports */
  405. if (port_map) {
  406. int map_ports = 0;
  407. for (i = 0; i < AHCI_MAX_PORTS; i++)
  408. if (port_map & (1 << i))
  409. map_ports++;
  410. /* If PI has more ports than n_ports, whine, clear
  411. * port_map and let it be generated from n_ports.
  412. */
  413. if (map_ports > ahci_nr_ports(cap)) {
  414. dev_warn(dev,
  415. "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
  416. port_map, ahci_nr_ports(cap));
  417. port_map = 0;
  418. }
  419. }
  420. /* fabricate port_map from cap.nr_ports */
  421. if (!port_map) {
  422. port_map = (1 << ahci_nr_ports(cap)) - 1;
  423. dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
  424. /* write the fixed up value to the PI register */
  425. hpriv->saved_port_map = port_map;
  426. }
  427. /* record values to use during operation */
  428. hpriv->cap = cap;
  429. hpriv->cap2 = cap2;
  430. hpriv->port_map = port_map;
  431. }
  432. EXPORT_SYMBOL_GPL(ahci_save_initial_config);
  433. /**
  434. * ahci_restore_initial_config - Restore initial config
  435. * @host: target ATA host
  436. *
  437. * Restore initial config stored by ahci_save_initial_config().
  438. *
  439. * LOCKING:
  440. * None.
  441. */
  442. static void ahci_restore_initial_config(struct ata_host *host)
  443. {
  444. struct ahci_host_priv *hpriv = host->private_data;
  445. void __iomem *mmio = hpriv->mmio;
  446. writel(hpriv->saved_cap, mmio + HOST_CAP);
  447. if (hpriv->saved_cap2)
  448. writel(hpriv->saved_cap2, mmio + HOST_CAP2);
  449. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  450. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  451. }
  452. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  453. {
  454. static const int offset[] = {
  455. [SCR_STATUS] = PORT_SCR_STAT,
  456. [SCR_CONTROL] = PORT_SCR_CTL,
  457. [SCR_ERROR] = PORT_SCR_ERR,
  458. [SCR_ACTIVE] = PORT_SCR_ACT,
  459. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  460. };
  461. struct ahci_host_priv *hpriv = ap->host->private_data;
  462. if (sc_reg < ARRAY_SIZE(offset) &&
  463. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  464. return offset[sc_reg];
  465. return 0;
  466. }
  467. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  468. {
  469. void __iomem *port_mmio = ahci_port_base(link->ap);
  470. int offset = ahci_scr_offset(link->ap, sc_reg);
  471. if (offset) {
  472. *val = readl(port_mmio + offset);
  473. return 0;
  474. }
  475. return -EINVAL;
  476. }
  477. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  478. {
  479. void __iomem *port_mmio = ahci_port_base(link->ap);
  480. int offset = ahci_scr_offset(link->ap, sc_reg);
  481. if (offset) {
  482. writel(val, port_mmio + offset);
  483. return 0;
  484. }
  485. return -EINVAL;
  486. }
  487. void ahci_start_engine(struct ata_port *ap)
  488. {
  489. void __iomem *port_mmio = ahci_port_base(ap);
  490. u32 tmp;
  491. /* start DMA */
  492. tmp = readl(port_mmio + PORT_CMD);
  493. tmp |= PORT_CMD_START;
  494. writel(tmp, port_mmio + PORT_CMD);
  495. readl(port_mmio + PORT_CMD); /* flush */
  496. }
  497. EXPORT_SYMBOL_GPL(ahci_start_engine);
  498. int ahci_stop_engine(struct ata_port *ap)
  499. {
  500. void __iomem *port_mmio = ahci_port_base(ap);
  501. u32 tmp;
  502. tmp = readl(port_mmio + PORT_CMD);
  503. /* check if the HBA is idle */
  504. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  505. return 0;
  506. /* setting HBA to idle */
  507. tmp &= ~PORT_CMD_START;
  508. writel(tmp, port_mmio + PORT_CMD);
  509. /* wait for engine to stop. This could be as long as 500 msec */
  510. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  511. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  512. if (tmp & PORT_CMD_LIST_ON)
  513. return -EIO;
  514. return 0;
  515. }
  516. EXPORT_SYMBOL_GPL(ahci_stop_engine);
  517. static void ahci_start_fis_rx(struct ata_port *ap)
  518. {
  519. void __iomem *port_mmio = ahci_port_base(ap);
  520. struct ahci_host_priv *hpriv = ap->host->private_data;
  521. struct ahci_port_priv *pp = ap->private_data;
  522. u32 tmp;
  523. /* set FIS registers */
  524. if (hpriv->cap & HOST_CAP_64)
  525. writel((pp->cmd_slot_dma >> 16) >> 16,
  526. port_mmio + PORT_LST_ADDR_HI);
  527. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  528. if (hpriv->cap & HOST_CAP_64)
  529. writel((pp->rx_fis_dma >> 16) >> 16,
  530. port_mmio + PORT_FIS_ADDR_HI);
  531. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  532. /* enable FIS reception */
  533. tmp = readl(port_mmio + PORT_CMD);
  534. tmp |= PORT_CMD_FIS_RX;
  535. writel(tmp, port_mmio + PORT_CMD);
  536. /* flush */
  537. readl(port_mmio + PORT_CMD);
  538. }
  539. static int ahci_stop_fis_rx(struct ata_port *ap)
  540. {
  541. void __iomem *port_mmio = ahci_port_base(ap);
  542. u32 tmp;
  543. /* disable FIS reception */
  544. tmp = readl(port_mmio + PORT_CMD);
  545. tmp &= ~PORT_CMD_FIS_RX;
  546. writel(tmp, port_mmio + PORT_CMD);
  547. /* wait for completion, spec says 500ms, give it 1000 */
  548. tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  549. PORT_CMD_FIS_ON, 10, 1000);
  550. if (tmp & PORT_CMD_FIS_ON)
  551. return -EBUSY;
  552. return 0;
  553. }
  554. static void ahci_power_up(struct ata_port *ap)
  555. {
  556. struct ahci_host_priv *hpriv = ap->host->private_data;
  557. void __iomem *port_mmio = ahci_port_base(ap);
  558. u32 cmd;
  559. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  560. /* spin up device */
  561. if (hpriv->cap & HOST_CAP_SSS) {
  562. cmd |= PORT_CMD_SPIN_UP;
  563. writel(cmd, port_mmio + PORT_CMD);
  564. }
  565. /* wake up link */
  566. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  567. }
  568. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  569. unsigned int hints)
  570. {
  571. struct ata_port *ap = link->ap;
  572. struct ahci_host_priv *hpriv = ap->host->private_data;
  573. struct ahci_port_priv *pp = ap->private_data;
  574. void __iomem *port_mmio = ahci_port_base(ap);
  575. if (policy != ATA_LPM_MAX_POWER) {
  576. /*
  577. * Disable interrupts on Phy Ready. This keeps us from
  578. * getting woken up due to spurious phy ready
  579. * interrupts.
  580. */
  581. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  582. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  583. sata_link_scr_lpm(link, policy, false);
  584. }
  585. if (hpriv->cap & HOST_CAP_ALPM) {
  586. u32 cmd = readl(port_mmio + PORT_CMD);
  587. if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
  588. cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
  589. cmd |= PORT_CMD_ICC_ACTIVE;
  590. writel(cmd, port_mmio + PORT_CMD);
  591. readl(port_mmio + PORT_CMD);
  592. /* wait 10ms to be sure we've come out of LPM state */
  593. ata_msleep(ap, 10);
  594. } else {
  595. cmd |= PORT_CMD_ALPE;
  596. if (policy == ATA_LPM_MIN_POWER)
  597. cmd |= PORT_CMD_ASP;
  598. /* write out new cmd value */
  599. writel(cmd, port_mmio + PORT_CMD);
  600. }
  601. }
  602. /* set aggressive device sleep */
  603. if ((hpriv->cap2 & HOST_CAP2_SDS) &&
  604. (hpriv->cap2 & HOST_CAP2_SADM) &&
  605. (link->device->flags & ATA_DFLAG_DEVSLP)) {
  606. if (policy == ATA_LPM_MIN_POWER)
  607. ahci_set_aggressive_devslp(ap, true);
  608. else
  609. ahci_set_aggressive_devslp(ap, false);
  610. }
  611. if (policy == ATA_LPM_MAX_POWER) {
  612. sata_link_scr_lpm(link, policy, false);
  613. /* turn PHYRDY IRQ back on */
  614. pp->intr_mask |= PORT_IRQ_PHYRDY;
  615. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  616. }
  617. return 0;
  618. }
  619. #ifdef CONFIG_PM
  620. static void ahci_power_down(struct ata_port *ap)
  621. {
  622. struct ahci_host_priv *hpriv = ap->host->private_data;
  623. void __iomem *port_mmio = ahci_port_base(ap);
  624. u32 cmd, scontrol;
  625. if (!(hpriv->cap & HOST_CAP_SSS))
  626. return;
  627. /* put device into listen mode, first set PxSCTL.DET to 0 */
  628. scontrol = readl(port_mmio + PORT_SCR_CTL);
  629. scontrol &= ~0xf;
  630. writel(scontrol, port_mmio + PORT_SCR_CTL);
  631. /* then set PxCMD.SUD to 0 */
  632. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  633. cmd &= ~PORT_CMD_SPIN_UP;
  634. writel(cmd, port_mmio + PORT_CMD);
  635. }
  636. #endif
  637. static void ahci_start_port(struct ata_port *ap)
  638. {
  639. struct ahci_host_priv *hpriv = ap->host->private_data;
  640. struct ahci_port_priv *pp = ap->private_data;
  641. struct ata_link *link;
  642. struct ahci_em_priv *emp;
  643. ssize_t rc;
  644. int i;
  645. /* enable FIS reception */
  646. ahci_start_fis_rx(ap);
  647. /* enable DMA */
  648. if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
  649. ahci_start_engine(ap);
  650. /* turn on LEDs */
  651. if (ap->flags & ATA_FLAG_EM) {
  652. ata_for_each_link(link, ap, EDGE) {
  653. emp = &pp->em_priv[link->pmp];
  654. /* EM Transmit bit maybe busy during init */
  655. for (i = 0; i < EM_MAX_RETRY; i++) {
  656. rc = ahci_transmit_led_message(ap,
  657. emp->led_state,
  658. 4);
  659. if (rc == -EBUSY)
  660. ata_msleep(ap, 1);
  661. else
  662. break;
  663. }
  664. }
  665. }
  666. if (ap->flags & ATA_FLAG_SW_ACTIVITY)
  667. ata_for_each_link(link, ap, EDGE)
  668. ahci_init_sw_activity(link);
  669. }
  670. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  671. {
  672. int rc;
  673. /* disable DMA */
  674. rc = ahci_stop_engine(ap);
  675. if (rc) {
  676. *emsg = "failed to stop engine";
  677. return rc;
  678. }
  679. /* disable FIS reception */
  680. rc = ahci_stop_fis_rx(ap);
  681. if (rc) {
  682. *emsg = "failed stop FIS RX";
  683. return rc;
  684. }
  685. return 0;
  686. }
  687. int ahci_reset_controller(struct ata_host *host)
  688. {
  689. struct ahci_host_priv *hpriv = host->private_data;
  690. void __iomem *mmio = hpriv->mmio;
  691. u32 tmp;
  692. /* we must be in AHCI mode, before using anything
  693. * AHCI-specific, such as HOST_RESET.
  694. */
  695. ahci_enable_ahci(mmio);
  696. /* global controller reset */
  697. if (!ahci_skip_host_reset) {
  698. tmp = readl(mmio + HOST_CTL);
  699. if ((tmp & HOST_RESET) == 0) {
  700. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  701. readl(mmio + HOST_CTL); /* flush */
  702. }
  703. /*
  704. * to perform host reset, OS should set HOST_RESET
  705. * and poll until this bit is read to be "0".
  706. * reset must complete within 1 second, or
  707. * the hardware should be considered fried.
  708. */
  709. tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
  710. HOST_RESET, 10, 1000);
  711. if (tmp & HOST_RESET) {
  712. dev_err(host->dev, "controller reset failed (0x%x)\n",
  713. tmp);
  714. return -EIO;
  715. }
  716. /* turn on AHCI mode */
  717. ahci_enable_ahci(mmio);
  718. /* Some registers might be cleared on reset. Restore
  719. * initial values.
  720. */
  721. ahci_restore_initial_config(host);
  722. } else
  723. dev_info(host->dev, "skipping global host reset\n");
  724. return 0;
  725. }
  726. EXPORT_SYMBOL_GPL(ahci_reset_controller);
  727. static void ahci_sw_activity(struct ata_link *link)
  728. {
  729. struct ata_port *ap = link->ap;
  730. struct ahci_port_priv *pp = ap->private_data;
  731. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  732. if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
  733. return;
  734. emp->activity++;
  735. if (!timer_pending(&emp->timer))
  736. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
  737. }
  738. static void ahci_sw_activity_blink(unsigned long arg)
  739. {
  740. struct ata_link *link = (struct ata_link *)arg;
  741. struct ata_port *ap = link->ap;
  742. struct ahci_port_priv *pp = ap->private_data;
  743. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  744. unsigned long led_message = emp->led_state;
  745. u32 activity_led_state;
  746. unsigned long flags;
  747. led_message &= EM_MSG_LED_VALUE;
  748. led_message |= ap->port_no | (link->pmp << 8);
  749. /* check to see if we've had activity. If so,
  750. * toggle state of LED and reset timer. If not,
  751. * turn LED to desired idle state.
  752. */
  753. spin_lock_irqsave(ap->lock, flags);
  754. if (emp->saved_activity != emp->activity) {
  755. emp->saved_activity = emp->activity;
  756. /* get the current LED state */
  757. activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
  758. if (activity_led_state)
  759. activity_led_state = 0;
  760. else
  761. activity_led_state = 1;
  762. /* clear old state */
  763. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  764. /* toggle state */
  765. led_message |= (activity_led_state << 16);
  766. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
  767. } else {
  768. /* switch to idle */
  769. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  770. if (emp->blink_policy == BLINK_OFF)
  771. led_message |= (1 << 16);
  772. }
  773. spin_unlock_irqrestore(ap->lock, flags);
  774. ahci_transmit_led_message(ap, led_message, 4);
  775. }
  776. static void ahci_init_sw_activity(struct ata_link *link)
  777. {
  778. struct ata_port *ap = link->ap;
  779. struct ahci_port_priv *pp = ap->private_data;
  780. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  781. /* init activity stats, setup timer */
  782. emp->saved_activity = emp->activity = 0;
  783. setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
  784. /* check our blink policy and set flag for link if it's enabled */
  785. if (emp->blink_policy)
  786. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  787. }
  788. int ahci_reset_em(struct ata_host *host)
  789. {
  790. struct ahci_host_priv *hpriv = host->private_data;
  791. void __iomem *mmio = hpriv->mmio;
  792. u32 em_ctl;
  793. em_ctl = readl(mmio + HOST_EM_CTL);
  794. if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
  795. return -EINVAL;
  796. writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
  797. return 0;
  798. }
  799. EXPORT_SYMBOL_GPL(ahci_reset_em);
  800. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  801. ssize_t size)
  802. {
  803. struct ahci_host_priv *hpriv = ap->host->private_data;
  804. struct ahci_port_priv *pp = ap->private_data;
  805. void __iomem *mmio = hpriv->mmio;
  806. u32 em_ctl;
  807. u32 message[] = {0, 0};
  808. unsigned long flags;
  809. int pmp;
  810. struct ahci_em_priv *emp;
  811. /* get the slot number from the message */
  812. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  813. if (pmp < EM_MAX_SLOTS)
  814. emp = &pp->em_priv[pmp];
  815. else
  816. return -EINVAL;
  817. spin_lock_irqsave(ap->lock, flags);
  818. /*
  819. * if we are still busy transmitting a previous message,
  820. * do not allow
  821. */
  822. em_ctl = readl(mmio + HOST_EM_CTL);
  823. if (em_ctl & EM_CTL_TM) {
  824. spin_unlock_irqrestore(ap->lock, flags);
  825. return -EBUSY;
  826. }
  827. if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
  828. /*
  829. * create message header - this is all zero except for
  830. * the message size, which is 4 bytes.
  831. */
  832. message[0] |= (4 << 8);
  833. /* ignore 0:4 of byte zero, fill in port info yourself */
  834. message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
  835. /* write message to EM_LOC */
  836. writel(message[0], mmio + hpriv->em_loc);
  837. writel(message[1], mmio + hpriv->em_loc+4);
  838. /*
  839. * tell hardware to transmit the message
  840. */
  841. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  842. }
  843. /* save off new led state for port/slot */
  844. emp->led_state = state;
  845. spin_unlock_irqrestore(ap->lock, flags);
  846. return size;
  847. }
  848. static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
  849. {
  850. struct ahci_port_priv *pp = ap->private_data;
  851. struct ata_link *link;
  852. struct ahci_em_priv *emp;
  853. int rc = 0;
  854. ata_for_each_link(link, ap, EDGE) {
  855. emp = &pp->em_priv[link->pmp];
  856. rc += sprintf(buf, "%lx\n", emp->led_state);
  857. }
  858. return rc;
  859. }
  860. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  861. size_t size)
  862. {
  863. int state;
  864. int pmp;
  865. struct ahci_port_priv *pp = ap->private_data;
  866. struct ahci_em_priv *emp;
  867. state = simple_strtoul(buf, NULL, 0);
  868. /* get the slot number from the message */
  869. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  870. if (pmp < EM_MAX_SLOTS)
  871. emp = &pp->em_priv[pmp];
  872. else
  873. return -EINVAL;
  874. /* mask off the activity bits if we are in sw_activity
  875. * mode, user should turn off sw_activity before setting
  876. * activity led through em_message
  877. */
  878. if (emp->blink_policy)
  879. state &= ~EM_MSG_LED_VALUE_ACTIVITY;
  880. return ahci_transmit_led_message(ap, state, size);
  881. }
  882. static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
  883. {
  884. struct ata_link *link = dev->link;
  885. struct ata_port *ap = link->ap;
  886. struct ahci_port_priv *pp = ap->private_data;
  887. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  888. u32 port_led_state = emp->led_state;
  889. /* save the desired Activity LED behavior */
  890. if (val == OFF) {
  891. /* clear LFLAG */
  892. link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
  893. /* set the LED to OFF */
  894. port_led_state &= EM_MSG_LED_VALUE_OFF;
  895. port_led_state |= (ap->port_no | (link->pmp << 8));
  896. ahci_transmit_led_message(ap, port_led_state, 4);
  897. } else {
  898. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  899. if (val == BLINK_OFF) {
  900. /* set LED to ON for idle */
  901. port_led_state &= EM_MSG_LED_VALUE_OFF;
  902. port_led_state |= (ap->port_no | (link->pmp << 8));
  903. port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
  904. ahci_transmit_led_message(ap, port_led_state, 4);
  905. }
  906. }
  907. emp->blink_policy = val;
  908. return 0;
  909. }
  910. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
  911. {
  912. struct ata_link *link = dev->link;
  913. struct ata_port *ap = link->ap;
  914. struct ahci_port_priv *pp = ap->private_data;
  915. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  916. /* display the saved value of activity behavior for this
  917. * disk.
  918. */
  919. return sprintf(buf, "%d\n", emp->blink_policy);
  920. }
  921. static void ahci_port_init(struct device *dev, struct ata_port *ap,
  922. int port_no, void __iomem *mmio,
  923. void __iomem *port_mmio)
  924. {
  925. const char *emsg = NULL;
  926. int rc;
  927. u32 tmp;
  928. /* make sure port is not active */
  929. rc = ahci_deinit_port(ap, &emsg);
  930. if (rc)
  931. dev_warn(dev, "%s (%d)\n", emsg, rc);
  932. /* clear SError */
  933. tmp = readl(port_mmio + PORT_SCR_ERR);
  934. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  935. writel(tmp, port_mmio + PORT_SCR_ERR);
  936. /* clear port IRQ */
  937. tmp = readl(port_mmio + PORT_IRQ_STAT);
  938. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  939. if (tmp)
  940. writel(tmp, port_mmio + PORT_IRQ_STAT);
  941. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  942. }
  943. void ahci_init_controller(struct ata_host *host)
  944. {
  945. struct ahci_host_priv *hpriv = host->private_data;
  946. void __iomem *mmio = hpriv->mmio;
  947. int i;
  948. void __iomem *port_mmio;
  949. u32 tmp;
  950. for (i = 0; i < host->n_ports; i++) {
  951. struct ata_port *ap = host->ports[i];
  952. port_mmio = ahci_port_base(ap);
  953. if (ata_port_is_dummy(ap))
  954. continue;
  955. ahci_port_init(host->dev, ap, i, mmio, port_mmio);
  956. }
  957. tmp = readl(mmio + HOST_CTL);
  958. VPRINTK("HOST_CTL 0x%x\n", tmp);
  959. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  960. tmp = readl(mmio + HOST_CTL);
  961. VPRINTK("HOST_CTL 0x%x\n", tmp);
  962. }
  963. EXPORT_SYMBOL_GPL(ahci_init_controller);
  964. static void ahci_dev_config(struct ata_device *dev)
  965. {
  966. struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
  967. if (hpriv->flags & AHCI_HFLAG_SECT255) {
  968. dev->max_sectors = 255;
  969. ata_dev_info(dev,
  970. "SB600 AHCI: limiting to 255 sectors per cmd\n");
  971. }
  972. }
  973. unsigned int ahci_dev_classify(struct ata_port *ap)
  974. {
  975. void __iomem *port_mmio = ahci_port_base(ap);
  976. struct ata_taskfile tf;
  977. u32 tmp;
  978. tmp = readl(port_mmio + PORT_SIG);
  979. tf.lbah = (tmp >> 24) & 0xff;
  980. tf.lbam = (tmp >> 16) & 0xff;
  981. tf.lbal = (tmp >> 8) & 0xff;
  982. tf.nsect = (tmp) & 0xff;
  983. return ata_dev_classify(&tf);
  984. }
  985. EXPORT_SYMBOL_GPL(ahci_dev_classify);
  986. void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  987. u32 opts)
  988. {
  989. dma_addr_t cmd_tbl_dma;
  990. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  991. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  992. pp->cmd_slot[tag].status = 0;
  993. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  994. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  995. }
  996. EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
  997. int ahci_kick_engine(struct ata_port *ap)
  998. {
  999. void __iomem *port_mmio = ahci_port_base(ap);
  1000. struct ahci_host_priv *hpriv = ap->host->private_data;
  1001. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1002. u32 tmp;
  1003. int busy, rc;
  1004. /* stop engine */
  1005. rc = ahci_stop_engine(ap);
  1006. if (rc)
  1007. goto out_restart;
  1008. /* need to do CLO?
  1009. * always do CLO if PMP is attached (AHCI-1.3 9.2)
  1010. */
  1011. busy = status & (ATA_BUSY | ATA_DRQ);
  1012. if (!busy && !sata_pmp_attached(ap)) {
  1013. rc = 0;
  1014. goto out_restart;
  1015. }
  1016. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1017. rc = -EOPNOTSUPP;
  1018. goto out_restart;
  1019. }
  1020. /* perform CLO */
  1021. tmp = readl(port_mmio + PORT_CMD);
  1022. tmp |= PORT_CMD_CLO;
  1023. writel(tmp, port_mmio + PORT_CMD);
  1024. rc = 0;
  1025. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  1026. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1027. if (tmp & PORT_CMD_CLO)
  1028. rc = -EIO;
  1029. /* restart engine */
  1030. out_restart:
  1031. ahci_start_engine(ap);
  1032. return rc;
  1033. }
  1034. EXPORT_SYMBOL_GPL(ahci_kick_engine);
  1035. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1036. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1037. unsigned long timeout_msec)
  1038. {
  1039. const u32 cmd_fis_len = 5; /* five dwords */
  1040. struct ahci_port_priv *pp = ap->private_data;
  1041. void __iomem *port_mmio = ahci_port_base(ap);
  1042. u8 *fis = pp->cmd_tbl;
  1043. u32 tmp;
  1044. /* prep the command */
  1045. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1046. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1047. /* issue & wait */
  1048. writel(1, port_mmio + PORT_CMD_ISSUE);
  1049. if (timeout_msec) {
  1050. tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
  1051. 0x1, 0x1, 1, timeout_msec);
  1052. if (tmp & 0x1) {
  1053. ahci_kick_engine(ap);
  1054. return -EBUSY;
  1055. }
  1056. } else
  1057. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1058. return 0;
  1059. }
  1060. int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1061. int pmp, unsigned long deadline,
  1062. int (*check_ready)(struct ata_link *link))
  1063. {
  1064. struct ata_port *ap = link->ap;
  1065. struct ahci_host_priv *hpriv = ap->host->private_data;
  1066. const char *reason = NULL;
  1067. unsigned long now, msecs;
  1068. struct ata_taskfile tf;
  1069. int rc;
  1070. DPRINTK("ENTER\n");
  1071. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1072. rc = ahci_kick_engine(ap);
  1073. if (rc && rc != -EOPNOTSUPP)
  1074. ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
  1075. ata_tf_init(link->device, &tf);
  1076. /* issue the first D2H Register FIS */
  1077. msecs = 0;
  1078. now = jiffies;
  1079. if (time_after(deadline, now))
  1080. msecs = jiffies_to_msecs(deadline - now);
  1081. tf.ctl |= ATA_SRST;
  1082. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1083. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1084. rc = -EIO;
  1085. reason = "1st FIS failed";
  1086. goto fail;
  1087. }
  1088. /* spec says at least 5us, but be generous and sleep for 1ms */
  1089. ata_msleep(ap, 1);
  1090. /* issue the second D2H Register FIS */
  1091. tf.ctl &= ~ATA_SRST;
  1092. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1093. /* wait for link to become ready */
  1094. rc = ata_wait_after_reset(link, deadline, check_ready);
  1095. if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
  1096. /*
  1097. * Workaround for cases where link online status can't
  1098. * be trusted. Treat device readiness timeout as link
  1099. * offline.
  1100. */
  1101. ata_link_info(link, "device not ready, treating as offline\n");
  1102. *class = ATA_DEV_NONE;
  1103. } else if (rc) {
  1104. /* link occupied, -ENODEV too is an error */
  1105. reason = "device not ready";
  1106. goto fail;
  1107. } else
  1108. *class = ahci_dev_classify(ap);
  1109. DPRINTK("EXIT, class=%u\n", *class);
  1110. return 0;
  1111. fail:
  1112. ata_link_err(link, "softreset failed (%s)\n", reason);
  1113. return rc;
  1114. }
  1115. int ahci_check_ready(struct ata_link *link)
  1116. {
  1117. void __iomem *port_mmio = ahci_port_base(link->ap);
  1118. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1119. return ata_check_ready(status);
  1120. }
  1121. EXPORT_SYMBOL_GPL(ahci_check_ready);
  1122. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1123. unsigned long deadline)
  1124. {
  1125. int pmp = sata_srst_pmp(link);
  1126. DPRINTK("ENTER\n");
  1127. return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
  1128. }
  1129. EXPORT_SYMBOL_GPL(ahci_do_softreset);
  1130. static int ahci_bad_pmp_check_ready(struct ata_link *link)
  1131. {
  1132. void __iomem *port_mmio = ahci_port_base(link->ap);
  1133. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1134. u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
  1135. /*
  1136. * There is no need to check TFDATA if BAD PMP is found due to HW bug,
  1137. * which can save timeout delay.
  1138. */
  1139. if (irq_status & PORT_IRQ_BAD_PMP)
  1140. return -EIO;
  1141. return ata_check_ready(status);
  1142. }
  1143. int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  1144. unsigned long deadline)
  1145. {
  1146. struct ata_port *ap = link->ap;
  1147. void __iomem *port_mmio = ahci_port_base(ap);
  1148. int pmp = sata_srst_pmp(link);
  1149. int rc;
  1150. u32 irq_sts;
  1151. DPRINTK("ENTER\n");
  1152. rc = ahci_do_softreset(link, class, pmp, deadline,
  1153. ahci_bad_pmp_check_ready);
  1154. /*
  1155. * Soft reset fails with IPMS set when PMP is enabled but
  1156. * SATA HDD/ODD is connected to SATA port, do soft reset
  1157. * again to port 0.
  1158. */
  1159. if (rc == -EIO) {
  1160. irq_sts = readl(port_mmio + PORT_IRQ_STAT);
  1161. if (irq_sts & PORT_IRQ_BAD_PMP) {
  1162. ata_link_warn(link,
  1163. "applying PMP SRST workaround "
  1164. "and retrying\n");
  1165. rc = ahci_do_softreset(link, class, 0, deadline,
  1166. ahci_check_ready);
  1167. }
  1168. }
  1169. return rc;
  1170. }
  1171. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1172. unsigned long deadline)
  1173. {
  1174. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  1175. struct ata_port *ap = link->ap;
  1176. struct ahci_port_priv *pp = ap->private_data;
  1177. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1178. struct ata_taskfile tf;
  1179. bool online;
  1180. int rc;
  1181. DPRINTK("ENTER\n");
  1182. ahci_stop_engine(ap);
  1183. /* clear D2H reception area to properly wait for D2H FIS */
  1184. ata_tf_init(link->device, &tf);
  1185. tf.command = 0x80;
  1186. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1187. rc = sata_link_hardreset(link, timing, deadline, &online,
  1188. ahci_check_ready);
  1189. ahci_start_engine(ap);
  1190. if (online)
  1191. *class = ahci_dev_classify(ap);
  1192. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1193. return rc;
  1194. }
  1195. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1196. {
  1197. struct ata_port *ap = link->ap;
  1198. void __iomem *port_mmio = ahci_port_base(ap);
  1199. u32 new_tmp, tmp;
  1200. ata_std_postreset(link, class);
  1201. /* Make sure port's ATAPI bit is set appropriately */
  1202. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1203. if (*class == ATA_DEV_ATAPI)
  1204. new_tmp |= PORT_CMD_ATAPI;
  1205. else
  1206. new_tmp &= ~PORT_CMD_ATAPI;
  1207. if (new_tmp != tmp) {
  1208. writel(new_tmp, port_mmio + PORT_CMD);
  1209. readl(port_mmio + PORT_CMD); /* flush */
  1210. }
  1211. }
  1212. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1213. {
  1214. struct scatterlist *sg;
  1215. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1216. unsigned int si;
  1217. VPRINTK("ENTER\n");
  1218. /*
  1219. * Next, the S/G list.
  1220. */
  1221. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1222. dma_addr_t addr = sg_dma_address(sg);
  1223. u32 sg_len = sg_dma_len(sg);
  1224. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1225. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1226. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1227. }
  1228. return si;
  1229. }
  1230. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
  1231. {
  1232. struct ata_port *ap = qc->ap;
  1233. struct ahci_port_priv *pp = ap->private_data;
  1234. if (!sata_pmp_attached(ap) || pp->fbs_enabled)
  1235. return ata_std_qc_defer(qc);
  1236. else
  1237. return sata_pmp_qc_defer_cmd_switch(qc);
  1238. }
  1239. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1240. {
  1241. struct ata_port *ap = qc->ap;
  1242. struct ahci_port_priv *pp = ap->private_data;
  1243. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1244. void *cmd_tbl;
  1245. u32 opts;
  1246. const u32 cmd_fis_len = 5; /* five dwords */
  1247. unsigned int n_elem;
  1248. /*
  1249. * Fill in command table information. First, the header,
  1250. * a SATA Register - Host to Device command FIS.
  1251. */
  1252. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1253. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1254. if (is_atapi) {
  1255. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1256. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1257. }
  1258. n_elem = 0;
  1259. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1260. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1261. /*
  1262. * Fill in command slot information.
  1263. */
  1264. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1265. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1266. opts |= AHCI_CMD_WRITE;
  1267. if (is_atapi)
  1268. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1269. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1270. }
  1271. static void ahci_fbs_dec_intr(struct ata_port *ap)
  1272. {
  1273. struct ahci_port_priv *pp = ap->private_data;
  1274. void __iomem *port_mmio = ahci_port_base(ap);
  1275. u32 fbs = readl(port_mmio + PORT_FBS);
  1276. int retries = 3;
  1277. DPRINTK("ENTER\n");
  1278. BUG_ON(!pp->fbs_enabled);
  1279. /* time to wait for DEC is not specified by AHCI spec,
  1280. * add a retry loop for safety.
  1281. */
  1282. writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
  1283. fbs = readl(port_mmio + PORT_FBS);
  1284. while ((fbs & PORT_FBS_DEC) && retries--) {
  1285. udelay(1);
  1286. fbs = readl(port_mmio + PORT_FBS);
  1287. }
  1288. if (fbs & PORT_FBS_DEC)
  1289. dev_err(ap->host->dev, "failed to clear device error\n");
  1290. }
  1291. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1292. {
  1293. struct ahci_host_priv *hpriv = ap->host->private_data;
  1294. struct ahci_port_priv *pp = ap->private_data;
  1295. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1296. struct ata_link *link = NULL;
  1297. struct ata_queued_cmd *active_qc;
  1298. struct ata_eh_info *active_ehi;
  1299. bool fbs_need_dec = false;
  1300. u32 serror;
  1301. /* determine active link with error */
  1302. if (pp->fbs_enabled) {
  1303. void __iomem *port_mmio = ahci_port_base(ap);
  1304. u32 fbs = readl(port_mmio + PORT_FBS);
  1305. int pmp = fbs >> PORT_FBS_DWE_OFFSET;
  1306. if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links) &&
  1307. ata_link_online(&ap->pmp_link[pmp])) {
  1308. link = &ap->pmp_link[pmp];
  1309. fbs_need_dec = true;
  1310. }
  1311. } else
  1312. ata_for_each_link(link, ap, EDGE)
  1313. if (ata_link_active(link))
  1314. break;
  1315. if (!link)
  1316. link = &ap->link;
  1317. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1318. active_ehi = &link->eh_info;
  1319. /* record irq stat */
  1320. ata_ehi_clear_desc(host_ehi);
  1321. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1322. /* AHCI needs SError cleared; otherwise, it might lock up */
  1323. ahci_scr_read(&ap->link, SCR_ERROR, &serror);
  1324. ahci_scr_write(&ap->link, SCR_ERROR, serror);
  1325. host_ehi->serror |= serror;
  1326. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1327. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1328. irq_stat &= ~PORT_IRQ_IF_ERR;
  1329. if (irq_stat & PORT_IRQ_TF_ERR) {
  1330. /* If qc is active, charge it; otherwise, the active
  1331. * link. There's no active qc on NCQ errors. It will
  1332. * be determined by EH by reading log page 10h.
  1333. */
  1334. if (active_qc)
  1335. active_qc->err_mask |= AC_ERR_DEV;
  1336. else
  1337. active_ehi->err_mask |= AC_ERR_DEV;
  1338. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1339. host_ehi->serror &= ~SERR_INTERNAL;
  1340. }
  1341. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1342. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1343. active_ehi->err_mask |= AC_ERR_HSM;
  1344. active_ehi->action |= ATA_EH_RESET;
  1345. ata_ehi_push_desc(active_ehi,
  1346. "unknown FIS %08x %08x %08x %08x" ,
  1347. unk[0], unk[1], unk[2], unk[3]);
  1348. }
  1349. if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1350. active_ehi->err_mask |= AC_ERR_HSM;
  1351. active_ehi->action |= ATA_EH_RESET;
  1352. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1353. }
  1354. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1355. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1356. host_ehi->action |= ATA_EH_RESET;
  1357. ata_ehi_push_desc(host_ehi, "host bus error");
  1358. }
  1359. if (irq_stat & PORT_IRQ_IF_ERR) {
  1360. if (fbs_need_dec)
  1361. active_ehi->err_mask |= AC_ERR_DEV;
  1362. else {
  1363. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1364. host_ehi->action |= ATA_EH_RESET;
  1365. }
  1366. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1367. }
  1368. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1369. ata_ehi_hotplugged(host_ehi);
  1370. ata_ehi_push_desc(host_ehi, "%s",
  1371. irq_stat & PORT_IRQ_CONNECT ?
  1372. "connection status changed" : "PHY RDY changed");
  1373. }
  1374. /* okay, let's hand over to EH */
  1375. if (irq_stat & PORT_IRQ_FREEZE)
  1376. ata_port_freeze(ap);
  1377. else if (fbs_need_dec) {
  1378. ata_link_abort(link);
  1379. ahci_fbs_dec_intr(ap);
  1380. } else
  1381. ata_port_abort(ap);
  1382. }
  1383. static void ahci_handle_port_interrupt(struct ata_port *ap,
  1384. void __iomem *port_mmio, u32 status)
  1385. {
  1386. struct ata_eh_info *ehi = &ap->link.eh_info;
  1387. struct ahci_port_priv *pp = ap->private_data;
  1388. struct ahci_host_priv *hpriv = ap->host->private_data;
  1389. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1390. u32 qc_active = 0;
  1391. int rc;
  1392. /* ignore BAD_PMP while resetting */
  1393. if (unlikely(resetting))
  1394. status &= ~PORT_IRQ_BAD_PMP;
  1395. /* if LPM is enabled, PHYRDY doesn't mean anything */
  1396. if (ap->link.lpm_policy > ATA_LPM_MAX_POWER) {
  1397. status &= ~PORT_IRQ_PHYRDY;
  1398. ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
  1399. }
  1400. if (unlikely(status & PORT_IRQ_ERROR)) {
  1401. ahci_error_intr(ap, status);
  1402. return;
  1403. }
  1404. if (status & PORT_IRQ_SDB_FIS) {
  1405. /* If SNotification is available, leave notification
  1406. * handling to sata_async_notification(). If not,
  1407. * emulate it by snooping SDB FIS RX area.
  1408. *
  1409. * Snooping FIS RX area is probably cheaper than
  1410. * poking SNotification but some constrollers which
  1411. * implement SNotification, ICH9 for example, don't
  1412. * store AN SDB FIS into receive area.
  1413. */
  1414. if (hpriv->cap & HOST_CAP_SNTF)
  1415. sata_async_notification(ap);
  1416. else {
  1417. /* If the 'N' bit in word 0 of the FIS is set,
  1418. * we just received asynchronous notification.
  1419. * Tell libata about it.
  1420. *
  1421. * Lack of SNotification should not appear in
  1422. * ahci 1.2, so the workaround is unnecessary
  1423. * when FBS is enabled.
  1424. */
  1425. if (pp->fbs_enabled)
  1426. WARN_ON_ONCE(1);
  1427. else {
  1428. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1429. u32 f0 = le32_to_cpu(f[0]);
  1430. if (f0 & (1 << 15))
  1431. sata_async_notification(ap);
  1432. }
  1433. }
  1434. }
  1435. /* pp->active_link is not reliable once FBS is enabled, both
  1436. * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
  1437. * NCQ and non-NCQ commands may be in flight at the same time.
  1438. */
  1439. if (pp->fbs_enabled) {
  1440. if (ap->qc_active) {
  1441. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1442. qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
  1443. }
  1444. } else {
  1445. /* pp->active_link is valid iff any command is in flight */
  1446. if (ap->qc_active && pp->active_link->sactive)
  1447. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1448. else
  1449. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1450. }
  1451. rc = ata_qc_complete_multiple(ap, qc_active);
  1452. /* while resetting, invalid completions are expected */
  1453. if (unlikely(rc < 0 && !resetting)) {
  1454. ehi->err_mask |= AC_ERR_HSM;
  1455. ehi->action |= ATA_EH_RESET;
  1456. ata_port_freeze(ap);
  1457. }
  1458. }
  1459. void ahci_port_intr(struct ata_port *ap)
  1460. {
  1461. void __iomem *port_mmio = ahci_port_base(ap);
  1462. u32 status;
  1463. status = readl(port_mmio + PORT_IRQ_STAT);
  1464. writel(status, port_mmio + PORT_IRQ_STAT);
  1465. ahci_handle_port_interrupt(ap, port_mmio, status);
  1466. }
  1467. irqreturn_t ahci_thread_fn(int irq, void *dev_instance)
  1468. {
  1469. struct ata_port *ap = dev_instance;
  1470. struct ahci_port_priv *pp = ap->private_data;
  1471. void __iomem *port_mmio = ahci_port_base(ap);
  1472. unsigned long flags;
  1473. u32 status;
  1474. spin_lock_irqsave(&ap->host->lock, flags);
  1475. status = pp->intr_status;
  1476. if (status)
  1477. pp->intr_status = 0;
  1478. spin_unlock_irqrestore(&ap->host->lock, flags);
  1479. spin_lock_bh(ap->lock);
  1480. ahci_handle_port_interrupt(ap, port_mmio, status);
  1481. spin_unlock_bh(ap->lock);
  1482. return IRQ_HANDLED;
  1483. }
  1484. EXPORT_SYMBOL_GPL(ahci_thread_fn);
  1485. void ahci_hw_port_interrupt(struct ata_port *ap)
  1486. {
  1487. void __iomem *port_mmio = ahci_port_base(ap);
  1488. struct ahci_port_priv *pp = ap->private_data;
  1489. u32 status;
  1490. status = readl(port_mmio + PORT_IRQ_STAT);
  1491. writel(status, port_mmio + PORT_IRQ_STAT);
  1492. pp->intr_status |= status;
  1493. }
  1494. irqreturn_t ahci_hw_interrupt(int irq, void *dev_instance)
  1495. {
  1496. struct ata_port *ap_this = dev_instance;
  1497. struct ahci_port_priv *pp = ap_this->private_data;
  1498. struct ata_host *host = ap_this->host;
  1499. struct ahci_host_priv *hpriv = host->private_data;
  1500. void __iomem *mmio = hpriv->mmio;
  1501. unsigned int i;
  1502. u32 irq_stat, irq_masked;
  1503. VPRINTK("ENTER\n");
  1504. spin_lock(&host->lock);
  1505. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1506. if (!irq_stat) {
  1507. u32 status = pp->intr_status;
  1508. spin_unlock(&host->lock);
  1509. VPRINTK("EXIT\n");
  1510. return status ? IRQ_WAKE_THREAD : IRQ_NONE;
  1511. }
  1512. irq_masked = irq_stat & hpriv->port_map;
  1513. for (i = 0; i < host->n_ports; i++) {
  1514. struct ata_port *ap;
  1515. if (!(irq_masked & (1 << i)))
  1516. continue;
  1517. ap = host->ports[i];
  1518. if (ap) {
  1519. ahci_hw_port_interrupt(ap);
  1520. VPRINTK("port %u\n", i);
  1521. } else {
  1522. VPRINTK("port %u (no irq)\n", i);
  1523. if (ata_ratelimit())
  1524. dev_warn(host->dev,
  1525. "interrupt on disabled port %u\n", i);
  1526. }
  1527. }
  1528. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1529. spin_unlock(&host->lock);
  1530. VPRINTK("EXIT\n");
  1531. return IRQ_WAKE_THREAD;
  1532. }
  1533. EXPORT_SYMBOL_GPL(ahci_hw_interrupt);
  1534. irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1535. {
  1536. struct ata_host *host = dev_instance;
  1537. struct ahci_host_priv *hpriv;
  1538. unsigned int i, handled = 0;
  1539. void __iomem *mmio;
  1540. u32 irq_stat, irq_masked;
  1541. VPRINTK("ENTER\n");
  1542. hpriv = host->private_data;
  1543. mmio = hpriv->mmio;
  1544. /* sigh. 0xffffffff is a valid return from h/w */
  1545. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1546. if (!irq_stat)
  1547. return IRQ_NONE;
  1548. irq_masked = irq_stat & hpriv->port_map;
  1549. spin_lock(&host->lock);
  1550. for (i = 0; i < host->n_ports; i++) {
  1551. struct ata_port *ap;
  1552. if (!(irq_masked & (1 << i)))
  1553. continue;
  1554. ap = host->ports[i];
  1555. if (ap) {
  1556. ahci_port_intr(ap);
  1557. VPRINTK("port %u\n", i);
  1558. } else {
  1559. VPRINTK("port %u (no irq)\n", i);
  1560. if (ata_ratelimit())
  1561. dev_warn(host->dev,
  1562. "interrupt on disabled port %u\n", i);
  1563. }
  1564. handled = 1;
  1565. }
  1566. /* HOST_IRQ_STAT behaves as level triggered latch meaning that
  1567. * it should be cleared after all the port events are cleared;
  1568. * otherwise, it will raise a spurious interrupt after each
  1569. * valid one. Please read section 10.6.2 of ahci 1.1 for more
  1570. * information.
  1571. *
  1572. * Also, use the unmasked value to clear interrupt as spurious
  1573. * pending event on a dummy port might cause screaming IRQ.
  1574. */
  1575. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1576. spin_unlock(&host->lock);
  1577. VPRINTK("EXIT\n");
  1578. return IRQ_RETVAL(handled);
  1579. }
  1580. EXPORT_SYMBOL_GPL(ahci_interrupt);
  1581. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1582. {
  1583. struct ata_port *ap = qc->ap;
  1584. void __iomem *port_mmio = ahci_port_base(ap);
  1585. struct ahci_port_priv *pp = ap->private_data;
  1586. /* Keep track of the currently active link. It will be used
  1587. * in completion path to determine whether NCQ phase is in
  1588. * progress.
  1589. */
  1590. pp->active_link = qc->dev->link;
  1591. if (qc->tf.protocol == ATA_PROT_NCQ)
  1592. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1593. if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
  1594. u32 fbs = readl(port_mmio + PORT_FBS);
  1595. fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1596. fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
  1597. writel(fbs, port_mmio + PORT_FBS);
  1598. pp->fbs_last_dev = qc->dev->link->pmp;
  1599. }
  1600. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1601. ahci_sw_activity(qc->dev->link);
  1602. return 0;
  1603. }
  1604. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  1605. {
  1606. struct ahci_port_priv *pp = qc->ap->private_data;
  1607. u8 *rx_fis = pp->rx_fis;
  1608. if (pp->fbs_enabled)
  1609. rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
  1610. /*
  1611. * After a successful execution of an ATA PIO data-in command,
  1612. * the device doesn't send D2H Reg FIS to update the TF and
  1613. * the host should take TF and E_Status from the preceding PIO
  1614. * Setup FIS.
  1615. */
  1616. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  1617. !(qc->flags & ATA_QCFLAG_FAILED)) {
  1618. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  1619. qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
  1620. } else
  1621. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  1622. return true;
  1623. }
  1624. static void ahci_freeze(struct ata_port *ap)
  1625. {
  1626. void __iomem *port_mmio = ahci_port_base(ap);
  1627. /* turn IRQ off */
  1628. writel(0, port_mmio + PORT_IRQ_MASK);
  1629. }
  1630. static void ahci_thaw(struct ata_port *ap)
  1631. {
  1632. struct ahci_host_priv *hpriv = ap->host->private_data;
  1633. void __iomem *mmio = hpriv->mmio;
  1634. void __iomem *port_mmio = ahci_port_base(ap);
  1635. u32 tmp;
  1636. struct ahci_port_priv *pp = ap->private_data;
  1637. /* clear IRQ */
  1638. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1639. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1640. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1641. /* turn IRQ back on */
  1642. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1643. }
  1644. static void ahci_error_handler(struct ata_port *ap)
  1645. {
  1646. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1647. /* restart engine */
  1648. ahci_stop_engine(ap);
  1649. ahci_start_engine(ap);
  1650. }
  1651. sata_pmp_error_handler(ap);
  1652. if (!ata_dev_enabled(ap->link.device))
  1653. ahci_stop_engine(ap);
  1654. }
  1655. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1656. {
  1657. struct ata_port *ap = qc->ap;
  1658. /* make DMA engine forget about the failed command */
  1659. if (qc->flags & ATA_QCFLAG_FAILED)
  1660. ahci_kick_engine(ap);
  1661. }
  1662. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
  1663. {
  1664. void __iomem *port_mmio = ahci_port_base(ap);
  1665. struct ata_device *dev = ap->link.device;
  1666. u32 devslp, dm, dito, mdat, deto;
  1667. int rc;
  1668. unsigned int err_mask;
  1669. devslp = readl(port_mmio + PORT_DEVSLP);
  1670. if (!(devslp & PORT_DEVSLP_DSP)) {
  1671. dev_err(ap->host->dev, "port does not support device sleep\n");
  1672. return;
  1673. }
  1674. /* disable device sleep */
  1675. if (!sleep) {
  1676. if (devslp & PORT_DEVSLP_ADSE) {
  1677. writel(devslp & ~PORT_DEVSLP_ADSE,
  1678. port_mmio + PORT_DEVSLP);
  1679. err_mask = ata_dev_set_feature(dev,
  1680. SETFEATURES_SATA_DISABLE,
  1681. SATA_DEVSLP);
  1682. if (err_mask && err_mask != AC_ERR_DEV)
  1683. ata_dev_warn(dev, "failed to disable DEVSLP\n");
  1684. }
  1685. return;
  1686. }
  1687. /* device sleep was already enabled */
  1688. if (devslp & PORT_DEVSLP_ADSE)
  1689. return;
  1690. /* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
  1691. rc = ahci_stop_engine(ap);
  1692. if (rc)
  1693. return;
  1694. dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
  1695. dito = devslp_idle_timeout / (dm + 1);
  1696. if (dito > 0x3ff)
  1697. dito = 0x3ff;
  1698. /* Use the nominal value 10 ms if the read MDAT is zero,
  1699. * the nominal value of DETO is 20 ms.
  1700. */
  1701. if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
  1702. ATA_LOG_DEVSLP_VALID_MASK) {
  1703. mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
  1704. ATA_LOG_DEVSLP_MDAT_MASK;
  1705. if (!mdat)
  1706. mdat = 10;
  1707. deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
  1708. if (!deto)
  1709. deto = 20;
  1710. } else {
  1711. mdat = 10;
  1712. deto = 20;
  1713. }
  1714. devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
  1715. (mdat << PORT_DEVSLP_MDAT_OFFSET) |
  1716. (deto << PORT_DEVSLP_DETO_OFFSET) |
  1717. PORT_DEVSLP_ADSE);
  1718. writel(devslp, port_mmio + PORT_DEVSLP);
  1719. ahci_start_engine(ap);
  1720. /* enable device sleep feature for the drive */
  1721. err_mask = ata_dev_set_feature(dev,
  1722. SETFEATURES_SATA_ENABLE,
  1723. SATA_DEVSLP);
  1724. if (err_mask && err_mask != AC_ERR_DEV)
  1725. ata_dev_warn(dev, "failed to enable DEVSLP\n");
  1726. }
  1727. static void ahci_enable_fbs(struct ata_port *ap)
  1728. {
  1729. struct ahci_port_priv *pp = ap->private_data;
  1730. void __iomem *port_mmio = ahci_port_base(ap);
  1731. u32 fbs;
  1732. int rc;
  1733. if (!pp->fbs_supported)
  1734. return;
  1735. fbs = readl(port_mmio + PORT_FBS);
  1736. if (fbs & PORT_FBS_EN) {
  1737. pp->fbs_enabled = true;
  1738. pp->fbs_last_dev = -1; /* initialization */
  1739. return;
  1740. }
  1741. rc = ahci_stop_engine(ap);
  1742. if (rc)
  1743. return;
  1744. writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
  1745. fbs = readl(port_mmio + PORT_FBS);
  1746. if (fbs & PORT_FBS_EN) {
  1747. dev_info(ap->host->dev, "FBS is enabled\n");
  1748. pp->fbs_enabled = true;
  1749. pp->fbs_last_dev = -1; /* initialization */
  1750. } else
  1751. dev_err(ap->host->dev, "Failed to enable FBS\n");
  1752. ahci_start_engine(ap);
  1753. }
  1754. static void ahci_disable_fbs(struct ata_port *ap)
  1755. {
  1756. struct ahci_port_priv *pp = ap->private_data;
  1757. void __iomem *port_mmio = ahci_port_base(ap);
  1758. u32 fbs;
  1759. int rc;
  1760. if (!pp->fbs_supported)
  1761. return;
  1762. fbs = readl(port_mmio + PORT_FBS);
  1763. if ((fbs & PORT_FBS_EN) == 0) {
  1764. pp->fbs_enabled = false;
  1765. return;
  1766. }
  1767. rc = ahci_stop_engine(ap);
  1768. if (rc)
  1769. return;
  1770. writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
  1771. fbs = readl(port_mmio + PORT_FBS);
  1772. if (fbs & PORT_FBS_EN)
  1773. dev_err(ap->host->dev, "Failed to disable FBS\n");
  1774. else {
  1775. dev_info(ap->host->dev, "FBS is disabled\n");
  1776. pp->fbs_enabled = false;
  1777. }
  1778. ahci_start_engine(ap);
  1779. }
  1780. static void ahci_pmp_attach(struct ata_port *ap)
  1781. {
  1782. void __iomem *port_mmio = ahci_port_base(ap);
  1783. struct ahci_port_priv *pp = ap->private_data;
  1784. u32 cmd;
  1785. cmd = readl(port_mmio + PORT_CMD);
  1786. cmd |= PORT_CMD_PMP;
  1787. writel(cmd, port_mmio + PORT_CMD);
  1788. ahci_enable_fbs(ap);
  1789. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1790. /*
  1791. * We must not change the port interrupt mask register if the
  1792. * port is marked frozen, the value in pp->intr_mask will be
  1793. * restored later when the port is thawed.
  1794. *
  1795. * Note that during initialization, the port is marked as
  1796. * frozen since the irq handler is not yet registered.
  1797. */
  1798. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1799. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1800. }
  1801. static void ahci_pmp_detach(struct ata_port *ap)
  1802. {
  1803. void __iomem *port_mmio = ahci_port_base(ap);
  1804. struct ahci_port_priv *pp = ap->private_data;
  1805. u32 cmd;
  1806. ahci_disable_fbs(ap);
  1807. cmd = readl(port_mmio + PORT_CMD);
  1808. cmd &= ~PORT_CMD_PMP;
  1809. writel(cmd, port_mmio + PORT_CMD);
  1810. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1811. /* see comment above in ahci_pmp_attach() */
  1812. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1813. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1814. }
  1815. int ahci_port_resume(struct ata_port *ap)
  1816. {
  1817. ahci_power_up(ap);
  1818. ahci_start_port(ap);
  1819. if (sata_pmp_attached(ap))
  1820. ahci_pmp_attach(ap);
  1821. else
  1822. ahci_pmp_detach(ap);
  1823. return 0;
  1824. }
  1825. EXPORT_SYMBOL_GPL(ahci_port_resume);
  1826. #ifdef CONFIG_PM
  1827. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1828. {
  1829. const char *emsg = NULL;
  1830. int rc;
  1831. rc = ahci_deinit_port(ap, &emsg);
  1832. if (rc == 0)
  1833. ahci_power_down(ap);
  1834. else {
  1835. ata_port_err(ap, "%s (%d)\n", emsg, rc);
  1836. ata_port_freeze(ap);
  1837. }
  1838. return rc;
  1839. }
  1840. #endif
  1841. static int ahci_port_start(struct ata_port *ap)
  1842. {
  1843. struct ahci_host_priv *hpriv = ap->host->private_data;
  1844. struct device *dev = ap->host->dev;
  1845. struct ahci_port_priv *pp;
  1846. void *mem;
  1847. dma_addr_t mem_dma;
  1848. size_t dma_sz, rx_fis_sz;
  1849. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1850. if (!pp)
  1851. return -ENOMEM;
  1852. /* check FBS capability */
  1853. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  1854. void __iomem *port_mmio = ahci_port_base(ap);
  1855. u32 cmd = readl(port_mmio + PORT_CMD);
  1856. if (cmd & PORT_CMD_FBSCP)
  1857. pp->fbs_supported = true;
  1858. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  1859. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  1860. ap->port_no);
  1861. pp->fbs_supported = true;
  1862. } else
  1863. dev_warn(dev, "port %d is not capable of FBS\n",
  1864. ap->port_no);
  1865. }
  1866. if (pp->fbs_supported) {
  1867. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  1868. rx_fis_sz = AHCI_RX_FIS_SZ * 16;
  1869. } else {
  1870. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  1871. rx_fis_sz = AHCI_RX_FIS_SZ;
  1872. }
  1873. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  1874. if (!mem)
  1875. return -ENOMEM;
  1876. memset(mem, 0, dma_sz);
  1877. /*
  1878. * First item in chunk of DMA memory: 32-slot command table,
  1879. * 32 bytes each in size
  1880. */
  1881. pp->cmd_slot = mem;
  1882. pp->cmd_slot_dma = mem_dma;
  1883. mem += AHCI_CMD_SLOT_SZ;
  1884. mem_dma += AHCI_CMD_SLOT_SZ;
  1885. /*
  1886. * Second item: Received-FIS area
  1887. */
  1888. pp->rx_fis = mem;
  1889. pp->rx_fis_dma = mem_dma;
  1890. mem += rx_fis_sz;
  1891. mem_dma += rx_fis_sz;
  1892. /*
  1893. * Third item: data area for storing a single command
  1894. * and its scatter-gather table
  1895. */
  1896. pp->cmd_tbl = mem;
  1897. pp->cmd_tbl_dma = mem_dma;
  1898. /*
  1899. * Save off initial list of interrupts to be enabled.
  1900. * This could be changed later
  1901. */
  1902. pp->intr_mask = DEF_PORT_IRQ;
  1903. /*
  1904. * Switch to per-port locking in case each port has its own MSI vector.
  1905. */
  1906. if ((hpriv->flags & AHCI_HFLAG_MULTI_MSI)) {
  1907. spin_lock_init(&pp->lock);
  1908. ap->lock = &pp->lock;
  1909. }
  1910. ap->private_data = pp;
  1911. /* engage engines, captain */
  1912. return ahci_port_resume(ap);
  1913. }
  1914. static void ahci_port_stop(struct ata_port *ap)
  1915. {
  1916. const char *emsg = NULL;
  1917. int rc;
  1918. /* de-initialize port */
  1919. rc = ahci_deinit_port(ap, &emsg);
  1920. if (rc)
  1921. ata_port_warn(ap, "%s (%d)\n", emsg, rc);
  1922. }
  1923. void ahci_print_info(struct ata_host *host, const char *scc_s)
  1924. {
  1925. struct ahci_host_priv *hpriv = host->private_data;
  1926. void __iomem *mmio = hpriv->mmio;
  1927. u32 vers, cap, cap2, impl, speed;
  1928. const char *speed_s;
  1929. vers = readl(mmio + HOST_VERSION);
  1930. cap = hpriv->cap;
  1931. cap2 = hpriv->cap2;
  1932. impl = hpriv->port_map;
  1933. speed = (cap >> 20) & 0xf;
  1934. if (speed == 1)
  1935. speed_s = "1.5";
  1936. else if (speed == 2)
  1937. speed_s = "3";
  1938. else if (speed == 3)
  1939. speed_s = "6";
  1940. else
  1941. speed_s = "?";
  1942. dev_info(host->dev,
  1943. "AHCI %02x%02x.%02x%02x "
  1944. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1945. ,
  1946. (vers >> 24) & 0xff,
  1947. (vers >> 16) & 0xff,
  1948. (vers >> 8) & 0xff,
  1949. vers & 0xff,
  1950. ((cap >> 8) & 0x1f) + 1,
  1951. (cap & 0x1f) + 1,
  1952. speed_s,
  1953. impl,
  1954. scc_s);
  1955. dev_info(host->dev,
  1956. "flags: "
  1957. "%s%s%s%s%s%s%s"
  1958. "%s%s%s%s%s%s%s"
  1959. "%s%s%s%s%s%s%s"
  1960. "%s%s\n"
  1961. ,
  1962. cap & HOST_CAP_64 ? "64bit " : "",
  1963. cap & HOST_CAP_NCQ ? "ncq " : "",
  1964. cap & HOST_CAP_SNTF ? "sntf " : "",
  1965. cap & HOST_CAP_MPS ? "ilck " : "",
  1966. cap & HOST_CAP_SSS ? "stag " : "",
  1967. cap & HOST_CAP_ALPM ? "pm " : "",
  1968. cap & HOST_CAP_LED ? "led " : "",
  1969. cap & HOST_CAP_CLO ? "clo " : "",
  1970. cap & HOST_CAP_ONLY ? "only " : "",
  1971. cap & HOST_CAP_PMP ? "pmp " : "",
  1972. cap & HOST_CAP_FBS ? "fbs " : "",
  1973. cap & HOST_CAP_PIO_MULTI ? "pio " : "",
  1974. cap & HOST_CAP_SSC ? "slum " : "",
  1975. cap & HOST_CAP_PART ? "part " : "",
  1976. cap & HOST_CAP_CCC ? "ccc " : "",
  1977. cap & HOST_CAP_EMS ? "ems " : "",
  1978. cap & HOST_CAP_SXS ? "sxs " : "",
  1979. cap2 & HOST_CAP2_DESO ? "deso " : "",
  1980. cap2 & HOST_CAP2_SADM ? "sadm " : "",
  1981. cap2 & HOST_CAP2_SDS ? "sds " : "",
  1982. cap2 & HOST_CAP2_APST ? "apst " : "",
  1983. cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
  1984. cap2 & HOST_CAP2_BOH ? "boh " : ""
  1985. );
  1986. }
  1987. EXPORT_SYMBOL_GPL(ahci_print_info);
  1988. void ahci_set_em_messages(struct ahci_host_priv *hpriv,
  1989. struct ata_port_info *pi)
  1990. {
  1991. u8 messages;
  1992. void __iomem *mmio = hpriv->mmio;
  1993. u32 em_loc = readl(mmio + HOST_EM_LOC);
  1994. u32 em_ctl = readl(mmio + HOST_EM_CTL);
  1995. if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
  1996. return;
  1997. messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
  1998. if (messages) {
  1999. /* store em_loc */
  2000. hpriv->em_loc = ((em_loc >> 16) * 4);
  2001. hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
  2002. hpriv->em_msg_type = messages;
  2003. pi->flags |= ATA_FLAG_EM;
  2004. if (!(em_ctl & EM_CTL_ALHD))
  2005. pi->flags |= ATA_FLAG_SW_ACTIVITY;
  2006. }
  2007. }
  2008. EXPORT_SYMBOL_GPL(ahci_set_em_messages);
  2009. MODULE_AUTHOR("Jeff Garzik");
  2010. MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
  2011. MODULE_LICENSE("GPL");