tegra-ahb.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. * Copyright (C) 2011 Google, Inc.
  4. *
  5. * Author:
  6. * Jay Cheng <jacheng@nvidia.com>
  7. * James Wylder <james.wylder@motorola.com>
  8. * Benoit Goby <benoit@android.com>
  9. * Colin Cross <ccross@android.com>
  10. * Hiroshi DOYU <hdoyu@nvidia.com>
  11. *
  12. * This software is licensed under the terms of the GNU General Public
  13. * License version 2, as published by the Free Software Foundation, and
  14. * may be copied, distributed, and modified under those terms.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. */
  22. #include <linux/err.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/io.h>
  27. #include <linux/tegra-ahb.h>
  28. #define DRV_NAME "tegra-ahb"
  29. #define AHB_ARBITRATION_DISABLE 0x00
  30. #define AHB_ARBITRATION_PRIORITY_CTRL 0x04
  31. #define AHB_PRIORITY_WEIGHT(x) (((x) & 0x7) << 29)
  32. #define PRIORITY_SELECT_USB BIT(6)
  33. #define PRIORITY_SELECT_USB2 BIT(18)
  34. #define PRIORITY_SELECT_USB3 BIT(17)
  35. #define AHB_GIZMO_AHB_MEM 0x0c
  36. #define ENB_FAST_REARBITRATE BIT(2)
  37. #define DONT_SPLIT_AHB_WR BIT(7)
  38. #define AHB_GIZMO_APB_DMA 0x10
  39. #define AHB_GIZMO_IDE 0x18
  40. #define AHB_GIZMO_USB 0x1c
  41. #define AHB_GIZMO_AHB_XBAR_BRIDGE 0x20
  42. #define AHB_GIZMO_CPU_AHB_BRIDGE 0x24
  43. #define AHB_GIZMO_COP_AHB_BRIDGE 0x28
  44. #define AHB_GIZMO_XBAR_APB_CTLR 0x2c
  45. #define AHB_GIZMO_VCP_AHB_BRIDGE 0x30
  46. #define AHB_GIZMO_NAND 0x3c
  47. #define AHB_GIZMO_SDMMC4 0x44
  48. #define AHB_GIZMO_XIO 0x48
  49. #define AHB_GIZMO_BSEV 0x60
  50. #define AHB_GIZMO_BSEA 0x70
  51. #define AHB_GIZMO_NOR 0x74
  52. #define AHB_GIZMO_USB2 0x78
  53. #define AHB_GIZMO_USB3 0x7c
  54. #define IMMEDIATE BIT(18)
  55. #define AHB_GIZMO_SDMMC1 0x80
  56. #define AHB_GIZMO_SDMMC2 0x84
  57. #define AHB_GIZMO_SDMMC3 0x88
  58. #define AHB_MEM_PREFETCH_CFG_X 0xd8
  59. #define AHB_ARBITRATION_XBAR_CTRL 0xdc
  60. #define AHB_MEM_PREFETCH_CFG3 0xe0
  61. #define AHB_MEM_PREFETCH_CFG4 0xe4
  62. #define AHB_MEM_PREFETCH_CFG1 0xec
  63. #define AHB_MEM_PREFETCH_CFG2 0xf0
  64. #define PREFETCH_ENB BIT(31)
  65. #define MST_ID(x) (((x) & 0x1f) << 26)
  66. #define AHBDMA_MST_ID MST_ID(5)
  67. #define USB_MST_ID MST_ID(6)
  68. #define USB2_MST_ID MST_ID(18)
  69. #define USB3_MST_ID MST_ID(17)
  70. #define ADDR_BNDRY(x) (((x) & 0xf) << 21)
  71. #define INACTIVITY_TIMEOUT(x) (((x) & 0xffff) << 0)
  72. #define AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID 0xf8
  73. #define AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE BIT(17)
  74. static struct platform_driver tegra_ahb_driver;
  75. static const u32 tegra_ahb_gizmo[] = {
  76. AHB_ARBITRATION_DISABLE,
  77. AHB_ARBITRATION_PRIORITY_CTRL,
  78. AHB_GIZMO_AHB_MEM,
  79. AHB_GIZMO_APB_DMA,
  80. AHB_GIZMO_IDE,
  81. AHB_GIZMO_USB,
  82. AHB_GIZMO_AHB_XBAR_BRIDGE,
  83. AHB_GIZMO_CPU_AHB_BRIDGE,
  84. AHB_GIZMO_COP_AHB_BRIDGE,
  85. AHB_GIZMO_XBAR_APB_CTLR,
  86. AHB_GIZMO_VCP_AHB_BRIDGE,
  87. AHB_GIZMO_NAND,
  88. AHB_GIZMO_SDMMC4,
  89. AHB_GIZMO_XIO,
  90. AHB_GIZMO_BSEV,
  91. AHB_GIZMO_BSEA,
  92. AHB_GIZMO_NOR,
  93. AHB_GIZMO_USB2,
  94. AHB_GIZMO_USB3,
  95. AHB_GIZMO_SDMMC1,
  96. AHB_GIZMO_SDMMC2,
  97. AHB_GIZMO_SDMMC3,
  98. AHB_MEM_PREFETCH_CFG_X,
  99. AHB_ARBITRATION_XBAR_CTRL,
  100. AHB_MEM_PREFETCH_CFG3,
  101. AHB_MEM_PREFETCH_CFG4,
  102. AHB_MEM_PREFETCH_CFG1,
  103. AHB_MEM_PREFETCH_CFG2,
  104. AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID,
  105. };
  106. struct tegra_ahb {
  107. void __iomem *regs;
  108. struct device *dev;
  109. u32 ctx[0];
  110. };
  111. static inline u32 gizmo_readl(struct tegra_ahb *ahb, u32 offset)
  112. {
  113. return readl(ahb->regs + offset);
  114. }
  115. static inline void gizmo_writel(struct tegra_ahb *ahb, u32 value, u32 offset)
  116. {
  117. writel(value, ahb->regs + offset);
  118. }
  119. #ifdef CONFIG_TEGRA_IOMMU_SMMU
  120. static int tegra_ahb_match_by_smmu(struct device *dev, void *data)
  121. {
  122. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  123. struct device_node *dn = data;
  124. return (ahb->dev->of_node == dn) ? 1 : 0;
  125. }
  126. int tegra_ahb_enable_smmu(struct device_node *dn)
  127. {
  128. struct device *dev;
  129. u32 val;
  130. struct tegra_ahb *ahb;
  131. dev = driver_find_device(&tegra_ahb_driver.driver, NULL, dn,
  132. tegra_ahb_match_by_smmu);
  133. if (!dev)
  134. return -EPROBE_DEFER;
  135. ahb = dev_get_drvdata(dev);
  136. val = gizmo_readl(ahb, AHB_ARBITRATION_XBAR_CTRL);
  137. val |= AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE;
  138. gizmo_writel(ahb, val, AHB_ARBITRATION_XBAR_CTRL);
  139. return 0;
  140. }
  141. EXPORT_SYMBOL(tegra_ahb_enable_smmu);
  142. #endif
  143. #ifdef CONFIG_PM
  144. static int tegra_ahb_suspend(struct device *dev)
  145. {
  146. int i;
  147. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  148. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  149. ahb->ctx[i] = gizmo_readl(ahb, tegra_ahb_gizmo[i]);
  150. return 0;
  151. }
  152. static int tegra_ahb_resume(struct device *dev)
  153. {
  154. int i;
  155. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  156. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  157. gizmo_writel(ahb, ahb->ctx[i], tegra_ahb_gizmo[i]);
  158. return 0;
  159. }
  160. #endif
  161. static UNIVERSAL_DEV_PM_OPS(tegra_ahb_pm,
  162. tegra_ahb_suspend,
  163. tegra_ahb_resume, NULL);
  164. static void tegra_ahb_gizmo_init(struct tegra_ahb *ahb)
  165. {
  166. u32 val;
  167. val = gizmo_readl(ahb, AHB_GIZMO_AHB_MEM);
  168. val |= ENB_FAST_REARBITRATE | IMMEDIATE | DONT_SPLIT_AHB_WR;
  169. gizmo_writel(ahb, val, AHB_GIZMO_AHB_MEM);
  170. val = gizmo_readl(ahb, AHB_GIZMO_USB);
  171. val |= IMMEDIATE;
  172. gizmo_writel(ahb, val, AHB_GIZMO_USB);
  173. val = gizmo_readl(ahb, AHB_GIZMO_USB2);
  174. val |= IMMEDIATE;
  175. gizmo_writel(ahb, val, AHB_GIZMO_USB2);
  176. val = gizmo_readl(ahb, AHB_GIZMO_USB3);
  177. val |= IMMEDIATE;
  178. gizmo_writel(ahb, val, AHB_GIZMO_USB3);
  179. val = gizmo_readl(ahb, AHB_ARBITRATION_PRIORITY_CTRL);
  180. val |= PRIORITY_SELECT_USB |
  181. PRIORITY_SELECT_USB2 |
  182. PRIORITY_SELECT_USB3 |
  183. AHB_PRIORITY_WEIGHT(7);
  184. gizmo_writel(ahb, val, AHB_ARBITRATION_PRIORITY_CTRL);
  185. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG1);
  186. val &= ~MST_ID(~0);
  187. val |= PREFETCH_ENB |
  188. AHBDMA_MST_ID |
  189. ADDR_BNDRY(0xc) |
  190. INACTIVITY_TIMEOUT(0x1000);
  191. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG1);
  192. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG2);
  193. val &= ~MST_ID(~0);
  194. val |= PREFETCH_ENB |
  195. USB_MST_ID |
  196. ADDR_BNDRY(0xc) |
  197. INACTIVITY_TIMEOUT(0x1000);
  198. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG2);
  199. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG3);
  200. val &= ~MST_ID(~0);
  201. val |= PREFETCH_ENB |
  202. USB3_MST_ID |
  203. ADDR_BNDRY(0xc) |
  204. INACTIVITY_TIMEOUT(0x1000);
  205. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG3);
  206. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG4);
  207. val &= ~MST_ID(~0);
  208. val |= PREFETCH_ENB |
  209. USB2_MST_ID |
  210. ADDR_BNDRY(0xc) |
  211. INACTIVITY_TIMEOUT(0x1000);
  212. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG4);
  213. }
  214. static int tegra_ahb_probe(struct platform_device *pdev)
  215. {
  216. struct resource *res;
  217. struct tegra_ahb *ahb;
  218. size_t bytes;
  219. bytes = sizeof(*ahb) + sizeof(u32) * ARRAY_SIZE(tegra_ahb_gizmo);
  220. ahb = devm_kzalloc(&pdev->dev, bytes, GFP_KERNEL);
  221. if (!ahb)
  222. return -ENOMEM;
  223. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  224. if (!res)
  225. return -ENODEV;
  226. ahb->regs = devm_ioremap_resource(&pdev->dev, res);
  227. if (IS_ERR(ahb->regs))
  228. return PTR_ERR(ahb->regs);
  229. ahb->dev = &pdev->dev;
  230. platform_set_drvdata(pdev, ahb);
  231. tegra_ahb_gizmo_init(ahb);
  232. return 0;
  233. }
  234. static const struct of_device_id tegra_ahb_of_match[] = {
  235. { .compatible = "nvidia,tegra30-ahb", },
  236. { .compatible = "nvidia,tegra20-ahb", },
  237. {},
  238. };
  239. static struct platform_driver tegra_ahb_driver = {
  240. .probe = tegra_ahb_probe,
  241. .driver = {
  242. .name = DRV_NAME,
  243. .owner = THIS_MODULE,
  244. .of_match_table = tegra_ahb_of_match,
  245. .pm = &tegra_ahb_pm,
  246. },
  247. };
  248. module_platform_driver(tegra_ahb_driver);
  249. MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
  250. MODULE_DESCRIPTION("Tegra AHB driver");
  251. MODULE_LICENSE("GPL v2");
  252. MODULE_ALIAS("platform:" DRV_NAME);