common.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361
  1. #include <linux/bootmem.h>
  2. #include <linux/linkage.h>
  3. #include <linux/bitops.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/percpu.h>
  7. #include <linux/string.h>
  8. #include <linux/delay.h>
  9. #include <linux/sched.h>
  10. #include <linux/init.h>
  11. #include <linux/kgdb.h>
  12. #include <linux/smp.h>
  13. #include <linux/io.h>
  14. #include <asm/stackprotector.h>
  15. #include <asm/perf_event.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/archrandom.h>
  18. #include <asm/hypervisor.h>
  19. #include <asm/processor.h>
  20. #include <asm/debugreg.h>
  21. #include <asm/sections.h>
  22. #include <linux/topology.h>
  23. #include <linux/cpumask.h>
  24. #include <asm/pgtable.h>
  25. #include <linux/atomic.h>
  26. #include <asm/proto.h>
  27. #include <asm/setup.h>
  28. #include <asm/apic.h>
  29. #include <asm/desc.h>
  30. #include <asm/i387.h>
  31. #include <asm/fpu-internal.h>
  32. #include <asm/mtrr.h>
  33. #include <linux/numa.h>
  34. #include <asm/asm.h>
  35. #include <asm/cpu.h>
  36. #include <asm/mce.h>
  37. #include <asm/msr.h>
  38. #include <asm/pat.h>
  39. #include <asm/microcode.h>
  40. #include <asm/microcode_intel.h>
  41. #ifdef CONFIG_X86_LOCAL_APIC
  42. #include <asm/uv/uv.h>
  43. #endif
  44. #include "cpu.h"
  45. /* all of these masks are initialized in setup_cpu_local_masks() */
  46. cpumask_var_t cpu_initialized_mask;
  47. cpumask_var_t cpu_callout_mask;
  48. cpumask_var_t cpu_callin_mask;
  49. /* representing cpus for which sibling maps can be computed */
  50. cpumask_var_t cpu_sibling_setup_mask;
  51. /* correctly size the local cpu masks */
  52. void __init setup_cpu_local_masks(void)
  53. {
  54. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  55. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  56. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  57. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  58. }
  59. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  60. {
  61. #ifdef CONFIG_X86_64
  62. cpu_detect_cache_sizes(c);
  63. #else
  64. /* Not much we can do here... */
  65. /* Check if at least it has cpuid */
  66. if (c->cpuid_level == -1) {
  67. /* No cpuid. It must be an ancient CPU */
  68. if (c->x86 == 4)
  69. strcpy(c->x86_model_id, "486");
  70. else if (c->x86 == 3)
  71. strcpy(c->x86_model_id, "386");
  72. }
  73. #endif
  74. }
  75. static const struct cpu_dev __cpuinitconst default_cpu = {
  76. .c_init = default_init,
  77. .c_vendor = "Unknown",
  78. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  79. };
  80. static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
  81. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  82. #ifdef CONFIG_X86_64
  83. /*
  84. * We need valid kernel segments for data and code in long mode too
  85. * IRET will check the segment types kkeil 2000/10/28
  86. * Also sysret mandates a special GDT layout
  87. *
  88. * TLS descriptors are currently at a different place compared to i386.
  89. * Hopefully nobody expects them at a fixed place (Wine?)
  90. */
  91. [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
  92. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
  93. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
  94. [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
  95. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
  96. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
  97. #else
  98. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
  99. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  100. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
  101. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
  102. /*
  103. * Segments used for calling PnP BIOS have byte granularity.
  104. * They code segments and data segments have fixed 64k limits,
  105. * the transfer segment sizes are set at run time.
  106. */
  107. /* 32-bit code */
  108. [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  109. /* 16-bit code */
  110. [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  111. /* 16-bit data */
  112. [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
  113. /* 16-bit data */
  114. [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
  115. /* 16-bit data */
  116. [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
  117. /*
  118. * The APM segments have byte granularity and their bases
  119. * are set at run time. All have 64k limits.
  120. */
  121. /* 32-bit code */
  122. [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  123. /* 16-bit code */
  124. [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  125. /* data */
  126. [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
  127. [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  128. [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  129. GDT_STACK_CANARY_INIT
  130. #endif
  131. } };
  132. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  133. static int __init x86_xsave_setup(char *s)
  134. {
  135. setup_clear_cpu_cap(X86_FEATURE_XSAVE);
  136. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  137. setup_clear_cpu_cap(X86_FEATURE_AVX);
  138. setup_clear_cpu_cap(X86_FEATURE_AVX2);
  139. return 1;
  140. }
  141. __setup("noxsave", x86_xsave_setup);
  142. static int __init x86_xsaveopt_setup(char *s)
  143. {
  144. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  145. return 1;
  146. }
  147. __setup("noxsaveopt", x86_xsaveopt_setup);
  148. #ifdef CONFIG_X86_32
  149. static int cachesize_override __cpuinitdata = -1;
  150. static int disable_x86_serial_nr __cpuinitdata = 1;
  151. static int __init cachesize_setup(char *str)
  152. {
  153. get_option(&str, &cachesize_override);
  154. return 1;
  155. }
  156. __setup("cachesize=", cachesize_setup);
  157. static int __init x86_fxsr_setup(char *s)
  158. {
  159. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  160. setup_clear_cpu_cap(X86_FEATURE_XMM);
  161. return 1;
  162. }
  163. __setup("nofxsr", x86_fxsr_setup);
  164. static int __init x86_sep_setup(char *s)
  165. {
  166. setup_clear_cpu_cap(X86_FEATURE_SEP);
  167. return 1;
  168. }
  169. __setup("nosep", x86_sep_setup);
  170. /* Standard macro to see if a specific flag is changeable */
  171. static inline int flag_is_changeable_p(u32 flag)
  172. {
  173. u32 f1, f2;
  174. /*
  175. * Cyrix and IDT cpus allow disabling of CPUID
  176. * so the code below may return different results
  177. * when it is executed before and after enabling
  178. * the CPUID. Add "volatile" to not allow gcc to
  179. * optimize the subsequent calls to this function.
  180. */
  181. asm volatile ("pushfl \n\t"
  182. "pushfl \n\t"
  183. "popl %0 \n\t"
  184. "movl %0, %1 \n\t"
  185. "xorl %2, %0 \n\t"
  186. "pushl %0 \n\t"
  187. "popfl \n\t"
  188. "pushfl \n\t"
  189. "popl %0 \n\t"
  190. "popfl \n\t"
  191. : "=&r" (f1), "=&r" (f2)
  192. : "ir" (flag));
  193. return ((f1^f2) & flag) != 0;
  194. }
  195. /* Probe for the CPUID instruction */
  196. int __cpuinit have_cpuid_p(void)
  197. {
  198. return flag_is_changeable_p(X86_EFLAGS_ID);
  199. }
  200. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  201. {
  202. unsigned long lo, hi;
  203. if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
  204. return;
  205. /* Disable processor serial number: */
  206. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  207. lo |= 0x200000;
  208. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  209. printk(KERN_NOTICE "CPU serial number disabled.\n");
  210. clear_cpu_cap(c, X86_FEATURE_PN);
  211. /* Disabling the serial number may affect the cpuid level */
  212. c->cpuid_level = cpuid_eax(0);
  213. }
  214. static int __init x86_serial_nr_setup(char *s)
  215. {
  216. disable_x86_serial_nr = 0;
  217. return 1;
  218. }
  219. __setup("serialnumber", x86_serial_nr_setup);
  220. #else
  221. static inline int flag_is_changeable_p(u32 flag)
  222. {
  223. return 1;
  224. }
  225. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  226. {
  227. }
  228. #endif
  229. static __init int setup_disable_smep(char *arg)
  230. {
  231. setup_clear_cpu_cap(X86_FEATURE_SMEP);
  232. return 1;
  233. }
  234. __setup("nosmep", setup_disable_smep);
  235. static __always_inline void setup_smep(struct cpuinfo_x86 *c)
  236. {
  237. if (cpu_has(c, X86_FEATURE_SMEP))
  238. set_in_cr4(X86_CR4_SMEP);
  239. }
  240. static __init int setup_disable_smap(char *arg)
  241. {
  242. setup_clear_cpu_cap(X86_FEATURE_SMAP);
  243. return 1;
  244. }
  245. __setup("nosmap", setup_disable_smap);
  246. static __always_inline void setup_smap(struct cpuinfo_x86 *c)
  247. {
  248. unsigned long eflags;
  249. /* This should have been cleared long ago */
  250. raw_local_save_flags(eflags);
  251. BUG_ON(eflags & X86_EFLAGS_AC);
  252. if (cpu_has(c, X86_FEATURE_SMAP))
  253. set_in_cr4(X86_CR4_SMAP);
  254. }
  255. /*
  256. * Some CPU features depend on higher CPUID levels, which may not always
  257. * be available due to CPUID level capping or broken virtualization
  258. * software. Add those features to this table to auto-disable them.
  259. */
  260. struct cpuid_dependent_feature {
  261. u32 feature;
  262. u32 level;
  263. };
  264. static const struct cpuid_dependent_feature __cpuinitconst
  265. cpuid_dependent_features[] = {
  266. { X86_FEATURE_MWAIT, 0x00000005 },
  267. { X86_FEATURE_DCA, 0x00000009 },
  268. { X86_FEATURE_XSAVE, 0x0000000d },
  269. { 0, 0 }
  270. };
  271. static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
  272. {
  273. const struct cpuid_dependent_feature *df;
  274. for (df = cpuid_dependent_features; df->feature; df++) {
  275. if (!cpu_has(c, df->feature))
  276. continue;
  277. /*
  278. * Note: cpuid_level is set to -1 if unavailable, but
  279. * extended_extended_level is set to 0 if unavailable
  280. * and the legitimate extended levels are all negative
  281. * when signed; hence the weird messing around with
  282. * signs here...
  283. */
  284. if (!((s32)df->level < 0 ?
  285. (u32)df->level > (u32)c->extended_cpuid_level :
  286. (s32)df->level > (s32)c->cpuid_level))
  287. continue;
  288. clear_cpu_cap(c, df->feature);
  289. if (!warn)
  290. continue;
  291. printk(KERN_WARNING
  292. "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
  293. x86_cap_flags[df->feature], df->level);
  294. }
  295. }
  296. /*
  297. * Naming convention should be: <Name> [(<Codename>)]
  298. * This table only is used unless init_<vendor>() below doesn't set it;
  299. * in particular, if CPUID levels 0x80000002..4 are supported, this
  300. * isn't used
  301. */
  302. /* Look up CPU names by table lookup. */
  303. static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
  304. {
  305. const struct cpu_model_info *info;
  306. if (c->x86_model >= 16)
  307. return NULL; /* Range check */
  308. if (!this_cpu)
  309. return NULL;
  310. info = this_cpu->c_models;
  311. while (info && info->family) {
  312. if (info->family == c->x86)
  313. return info->model_names[c->x86_model];
  314. info++;
  315. }
  316. return NULL; /* Not found */
  317. }
  318. __u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
  319. __u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
  320. void load_percpu_segment(int cpu)
  321. {
  322. #ifdef CONFIG_X86_32
  323. loadsegment(fs, __KERNEL_PERCPU);
  324. #else
  325. loadsegment(gs, 0);
  326. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  327. #endif
  328. load_stack_canary_segment();
  329. }
  330. /*
  331. * Current gdt points %fs at the "master" per-cpu area: after this,
  332. * it's on the real one.
  333. */
  334. void switch_to_new_gdt(int cpu)
  335. {
  336. struct desc_ptr gdt_descr;
  337. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  338. gdt_descr.size = GDT_SIZE - 1;
  339. load_gdt(&gdt_descr);
  340. /* Reload the per-cpu base */
  341. load_percpu_segment(cpu);
  342. }
  343. static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
  344. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  345. {
  346. unsigned int *v;
  347. char *p, *q;
  348. if (c->extended_cpuid_level < 0x80000004)
  349. return;
  350. v = (unsigned int *)c->x86_model_id;
  351. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  352. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  353. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  354. c->x86_model_id[48] = 0;
  355. /*
  356. * Intel chips right-justify this string for some dumb reason;
  357. * undo that brain damage:
  358. */
  359. p = q = &c->x86_model_id[0];
  360. while (*p == ' ')
  361. p++;
  362. if (p != q) {
  363. while (*p)
  364. *q++ = *p++;
  365. while (q <= &c->x86_model_id[48])
  366. *q++ = '\0'; /* Zero-pad the rest */
  367. }
  368. }
  369. void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
  370. {
  371. unsigned int n, dummy, ebx, ecx, edx, l2size;
  372. n = c->extended_cpuid_level;
  373. if (n >= 0x80000005) {
  374. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  375. c->x86_cache_size = (ecx>>24) + (edx>>24);
  376. #ifdef CONFIG_X86_64
  377. /* On K8 L1 TLB is inclusive, so don't count it */
  378. c->x86_tlbsize = 0;
  379. #endif
  380. }
  381. if (n < 0x80000006) /* Some chips just has a large L1. */
  382. return;
  383. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  384. l2size = ecx >> 16;
  385. #ifdef CONFIG_X86_64
  386. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  387. #else
  388. /* do processor-specific cache resizing */
  389. if (this_cpu->c_size_cache)
  390. l2size = this_cpu->c_size_cache(c, l2size);
  391. /* Allow user to override all this if necessary. */
  392. if (cachesize_override != -1)
  393. l2size = cachesize_override;
  394. if (l2size == 0)
  395. return; /* Again, no L2 cache is possible */
  396. #endif
  397. c->x86_cache_size = l2size;
  398. }
  399. u16 __read_mostly tlb_lli_4k[NR_INFO];
  400. u16 __read_mostly tlb_lli_2m[NR_INFO];
  401. u16 __read_mostly tlb_lli_4m[NR_INFO];
  402. u16 __read_mostly tlb_lld_4k[NR_INFO];
  403. u16 __read_mostly tlb_lld_2m[NR_INFO];
  404. u16 __read_mostly tlb_lld_4m[NR_INFO];
  405. /*
  406. * tlb_flushall_shift shows the balance point in replacing cr3 write
  407. * with multiple 'invlpg'. It will do this replacement when
  408. * flush_tlb_lines <= active_lines/2^tlb_flushall_shift.
  409. * If tlb_flushall_shift is -1, means the replacement will be disabled.
  410. */
  411. s8 __read_mostly tlb_flushall_shift = -1;
  412. void __cpuinit cpu_detect_tlb(struct cpuinfo_x86 *c)
  413. {
  414. if (this_cpu->c_detect_tlb)
  415. this_cpu->c_detect_tlb(c);
  416. printk(KERN_INFO "Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
  417. "Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
  418. "tlb_flushall_shift: %d\n",
  419. tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
  420. tlb_lli_4m[ENTRIES], tlb_lld_4k[ENTRIES],
  421. tlb_lld_2m[ENTRIES], tlb_lld_4m[ENTRIES],
  422. tlb_flushall_shift);
  423. }
  424. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  425. {
  426. #ifdef CONFIG_X86_HT
  427. u32 eax, ebx, ecx, edx;
  428. int index_msb, core_bits;
  429. static bool printed;
  430. if (!cpu_has(c, X86_FEATURE_HT))
  431. return;
  432. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  433. goto out;
  434. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  435. return;
  436. cpuid(1, &eax, &ebx, &ecx, &edx);
  437. smp_num_siblings = (ebx & 0xff0000) >> 16;
  438. if (smp_num_siblings == 1) {
  439. printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
  440. goto out;
  441. }
  442. if (smp_num_siblings <= 1)
  443. goto out;
  444. index_msb = get_count_order(smp_num_siblings);
  445. c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
  446. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  447. index_msb = get_count_order(smp_num_siblings);
  448. core_bits = get_count_order(c->x86_max_cores);
  449. c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
  450. ((1 << core_bits) - 1);
  451. out:
  452. if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
  453. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  454. c->phys_proc_id);
  455. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  456. c->cpu_core_id);
  457. printed = 1;
  458. }
  459. #endif
  460. }
  461. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  462. {
  463. char *v = c->x86_vendor_id;
  464. int i;
  465. for (i = 0; i < X86_VENDOR_NUM; i++) {
  466. if (!cpu_devs[i])
  467. break;
  468. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  469. (cpu_devs[i]->c_ident[1] &&
  470. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  471. this_cpu = cpu_devs[i];
  472. c->x86_vendor = this_cpu->c_x86_vendor;
  473. return;
  474. }
  475. }
  476. printk_once(KERN_ERR
  477. "CPU: vendor_id '%s' unknown, using generic init.\n" \
  478. "CPU: Your system may be unstable.\n", v);
  479. c->x86_vendor = X86_VENDOR_UNKNOWN;
  480. this_cpu = &default_cpu;
  481. }
  482. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  483. {
  484. /* Get vendor name */
  485. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  486. (unsigned int *)&c->x86_vendor_id[0],
  487. (unsigned int *)&c->x86_vendor_id[8],
  488. (unsigned int *)&c->x86_vendor_id[4]);
  489. c->x86 = 4;
  490. /* Intel-defined flags: level 0x00000001 */
  491. if (c->cpuid_level >= 0x00000001) {
  492. u32 junk, tfms, cap0, misc;
  493. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  494. c->x86 = (tfms >> 8) & 0xf;
  495. c->x86_model = (tfms >> 4) & 0xf;
  496. c->x86_mask = tfms & 0xf;
  497. if (c->x86 == 0xf)
  498. c->x86 += (tfms >> 20) & 0xff;
  499. if (c->x86 >= 0x6)
  500. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  501. if (cap0 & (1<<19)) {
  502. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  503. c->x86_cache_alignment = c->x86_clflush_size;
  504. }
  505. }
  506. }
  507. void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  508. {
  509. u32 tfms, xlvl;
  510. u32 ebx;
  511. /* Intel-defined flags: level 0x00000001 */
  512. if (c->cpuid_level >= 0x00000001) {
  513. u32 capability, excap;
  514. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  515. c->x86_capability[0] = capability;
  516. c->x86_capability[4] = excap;
  517. }
  518. /* Additional Intel-defined flags: level 0x00000007 */
  519. if (c->cpuid_level >= 0x00000007) {
  520. u32 eax, ebx, ecx, edx;
  521. cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
  522. c->x86_capability[9] = ebx;
  523. }
  524. /* AMD-defined flags: level 0x80000001 */
  525. xlvl = cpuid_eax(0x80000000);
  526. c->extended_cpuid_level = xlvl;
  527. if ((xlvl & 0xffff0000) == 0x80000000) {
  528. if (xlvl >= 0x80000001) {
  529. c->x86_capability[1] = cpuid_edx(0x80000001);
  530. c->x86_capability[6] = cpuid_ecx(0x80000001);
  531. }
  532. }
  533. if (c->extended_cpuid_level >= 0x80000008) {
  534. u32 eax = cpuid_eax(0x80000008);
  535. c->x86_virt_bits = (eax >> 8) & 0xff;
  536. c->x86_phys_bits = eax & 0xff;
  537. }
  538. #ifdef CONFIG_X86_32
  539. else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
  540. c->x86_phys_bits = 36;
  541. #endif
  542. if (c->extended_cpuid_level >= 0x80000007)
  543. c->x86_power = cpuid_edx(0x80000007);
  544. init_scattered_cpuid_features(c);
  545. }
  546. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  547. {
  548. #ifdef CONFIG_X86_32
  549. int i;
  550. /*
  551. * First of all, decide if this is a 486 or higher
  552. * It's a 486 if we can modify the AC flag
  553. */
  554. if (flag_is_changeable_p(X86_EFLAGS_AC))
  555. c->x86 = 4;
  556. else
  557. c->x86 = 3;
  558. for (i = 0; i < X86_VENDOR_NUM; i++)
  559. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  560. c->x86_vendor_id[0] = 0;
  561. cpu_devs[i]->c_identify(c);
  562. if (c->x86_vendor_id[0]) {
  563. get_cpu_vendor(c);
  564. break;
  565. }
  566. }
  567. #endif
  568. }
  569. /*
  570. * Do minimum CPU detection early.
  571. * Fields really needed: vendor, cpuid_level, family, model, mask,
  572. * cache alignment.
  573. * The others are not touched to avoid unwanted side effects.
  574. *
  575. * WARNING: this function is only called on the BP. Don't add code here
  576. * that is supposed to run on all CPUs.
  577. */
  578. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  579. {
  580. #ifdef CONFIG_X86_64
  581. c->x86_clflush_size = 64;
  582. c->x86_phys_bits = 36;
  583. c->x86_virt_bits = 48;
  584. #else
  585. c->x86_clflush_size = 32;
  586. c->x86_phys_bits = 32;
  587. c->x86_virt_bits = 32;
  588. #endif
  589. c->x86_cache_alignment = c->x86_clflush_size;
  590. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  591. c->extended_cpuid_level = 0;
  592. if (!have_cpuid_p())
  593. identify_cpu_without_cpuid(c);
  594. /* cyrix could have cpuid enabled via c_identify()*/
  595. if (!have_cpuid_p())
  596. return;
  597. cpu_detect(c);
  598. get_cpu_vendor(c);
  599. get_cpu_cap(c);
  600. if (this_cpu->c_early_init)
  601. this_cpu->c_early_init(c);
  602. c->cpu_index = 0;
  603. filter_cpuid_features(c, false);
  604. if (this_cpu->c_bsp_init)
  605. this_cpu->c_bsp_init(c);
  606. }
  607. void __init early_cpu_init(void)
  608. {
  609. const struct cpu_dev *const *cdev;
  610. int count = 0;
  611. #ifdef CONFIG_PROCESSOR_SELECT
  612. printk(KERN_INFO "KERNEL supported cpus:\n");
  613. #endif
  614. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  615. const struct cpu_dev *cpudev = *cdev;
  616. if (count >= X86_VENDOR_NUM)
  617. break;
  618. cpu_devs[count] = cpudev;
  619. count++;
  620. #ifdef CONFIG_PROCESSOR_SELECT
  621. {
  622. unsigned int j;
  623. for (j = 0; j < 2; j++) {
  624. if (!cpudev->c_ident[j])
  625. continue;
  626. printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
  627. cpudev->c_ident[j]);
  628. }
  629. }
  630. #endif
  631. }
  632. early_identify_cpu(&boot_cpu_data);
  633. }
  634. /*
  635. * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
  636. * unfortunately, that's not true in practice because of early VIA
  637. * chips and (more importantly) broken virtualizers that are not easy
  638. * to detect. In the latter case it doesn't even *fail* reliably, so
  639. * probing for it doesn't even work. Disable it completely on 32-bit
  640. * unless we can find a reliable way to detect all the broken cases.
  641. * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
  642. */
  643. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  644. {
  645. #ifdef CONFIG_X86_32
  646. clear_cpu_cap(c, X86_FEATURE_NOPL);
  647. #else
  648. set_cpu_cap(c, X86_FEATURE_NOPL);
  649. #endif
  650. }
  651. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  652. {
  653. c->extended_cpuid_level = 0;
  654. if (!have_cpuid_p())
  655. identify_cpu_without_cpuid(c);
  656. /* cyrix could have cpuid enabled via c_identify()*/
  657. if (!have_cpuid_p())
  658. return;
  659. cpu_detect(c);
  660. get_cpu_vendor(c);
  661. get_cpu_cap(c);
  662. if (c->cpuid_level >= 0x00000001) {
  663. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  664. #ifdef CONFIG_X86_32
  665. # ifdef CONFIG_X86_HT
  666. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  667. # else
  668. c->apicid = c->initial_apicid;
  669. # endif
  670. #endif
  671. c->phys_proc_id = c->initial_apicid;
  672. }
  673. get_model_name(c); /* Default name */
  674. detect_nopl(c);
  675. }
  676. /*
  677. * This does the hard work of actually picking apart the CPU stuff...
  678. */
  679. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  680. {
  681. int i;
  682. c->loops_per_jiffy = loops_per_jiffy;
  683. c->x86_cache_size = -1;
  684. c->x86_vendor = X86_VENDOR_UNKNOWN;
  685. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  686. c->x86_vendor_id[0] = '\0'; /* Unset */
  687. c->x86_model_id[0] = '\0'; /* Unset */
  688. c->x86_max_cores = 1;
  689. c->x86_coreid_bits = 0;
  690. #ifdef CONFIG_X86_64
  691. c->x86_clflush_size = 64;
  692. c->x86_phys_bits = 36;
  693. c->x86_virt_bits = 48;
  694. #else
  695. c->cpuid_level = -1; /* CPUID not detected */
  696. c->x86_clflush_size = 32;
  697. c->x86_phys_bits = 32;
  698. c->x86_virt_bits = 32;
  699. #endif
  700. c->x86_cache_alignment = c->x86_clflush_size;
  701. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  702. generic_identify(c);
  703. if (this_cpu->c_identify)
  704. this_cpu->c_identify(c);
  705. /* Clear/Set all flags overriden by options, after probe */
  706. for (i = 0; i < NCAPINTS; i++) {
  707. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  708. c->x86_capability[i] |= cpu_caps_set[i];
  709. }
  710. #ifdef CONFIG_X86_64
  711. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  712. #endif
  713. /*
  714. * Vendor-specific initialization. In this section we
  715. * canonicalize the feature flags, meaning if there are
  716. * features a certain CPU supports which CPUID doesn't
  717. * tell us, CPUID claiming incorrect flags, or other bugs,
  718. * we handle them here.
  719. *
  720. * At the end of this section, c->x86_capability better
  721. * indicate the features this CPU genuinely supports!
  722. */
  723. if (this_cpu->c_init)
  724. this_cpu->c_init(c);
  725. /* Disable the PN if appropriate */
  726. squash_the_stupid_serial_number(c);
  727. /* Set up SMEP/SMAP */
  728. setup_smep(c);
  729. setup_smap(c);
  730. /*
  731. * The vendor-specific functions might have changed features.
  732. * Now we do "generic changes."
  733. */
  734. /* Filter out anything that depends on CPUID levels we don't have */
  735. filter_cpuid_features(c, true);
  736. /* If the model name is still unset, do table lookup. */
  737. if (!c->x86_model_id[0]) {
  738. const char *p;
  739. p = table_lookup_model(c);
  740. if (p)
  741. strcpy(c->x86_model_id, p);
  742. else
  743. /* Last resort... */
  744. sprintf(c->x86_model_id, "%02x/%02x",
  745. c->x86, c->x86_model);
  746. }
  747. #ifdef CONFIG_X86_64
  748. detect_ht(c);
  749. #endif
  750. init_hypervisor(c);
  751. x86_init_rdrand(c);
  752. /*
  753. * Clear/Set all flags overriden by options, need do it
  754. * before following smp all cpus cap AND.
  755. */
  756. for (i = 0; i < NCAPINTS; i++) {
  757. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  758. c->x86_capability[i] |= cpu_caps_set[i];
  759. }
  760. /*
  761. * On SMP, boot_cpu_data holds the common feature set between
  762. * all CPUs; so make sure that we indicate which features are
  763. * common between the CPUs. The first time this routine gets
  764. * executed, c == &boot_cpu_data.
  765. */
  766. if (c != &boot_cpu_data) {
  767. /* AND the already accumulated flags with these */
  768. for (i = 0; i < NCAPINTS; i++)
  769. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  770. }
  771. /* Init Machine Check Exception if available. */
  772. mcheck_cpu_init(c);
  773. select_idle_routine(c);
  774. #ifdef CONFIG_NUMA
  775. numa_add_cpu(smp_processor_id());
  776. #endif
  777. }
  778. #ifdef CONFIG_X86_64
  779. static void vgetcpu_set_mode(void)
  780. {
  781. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  782. vgetcpu_mode = VGETCPU_RDTSCP;
  783. else
  784. vgetcpu_mode = VGETCPU_LSL;
  785. }
  786. #endif
  787. void __init identify_boot_cpu(void)
  788. {
  789. identify_cpu(&boot_cpu_data);
  790. init_amd_e400_c1e_mask();
  791. #ifdef CONFIG_X86_32
  792. sysenter_setup();
  793. enable_sep_cpu();
  794. #else
  795. vgetcpu_set_mode();
  796. #endif
  797. cpu_detect_tlb(&boot_cpu_data);
  798. }
  799. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  800. {
  801. BUG_ON(c == &boot_cpu_data);
  802. identify_cpu(c);
  803. #ifdef CONFIG_X86_32
  804. enable_sep_cpu();
  805. #endif
  806. mtrr_ap_init();
  807. }
  808. struct msr_range {
  809. unsigned min;
  810. unsigned max;
  811. };
  812. static const struct msr_range msr_range_array[] __cpuinitconst = {
  813. { 0x00000000, 0x00000418},
  814. { 0xc0000000, 0xc000040b},
  815. { 0xc0010000, 0xc0010142},
  816. { 0xc0011000, 0xc001103b},
  817. };
  818. static void __cpuinit __print_cpu_msr(void)
  819. {
  820. unsigned index_min, index_max;
  821. unsigned index;
  822. u64 val;
  823. int i;
  824. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  825. index_min = msr_range_array[i].min;
  826. index_max = msr_range_array[i].max;
  827. for (index = index_min; index < index_max; index++) {
  828. if (rdmsrl_safe(index, &val))
  829. continue;
  830. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  831. }
  832. }
  833. }
  834. static int show_msr __cpuinitdata;
  835. static __init int setup_show_msr(char *arg)
  836. {
  837. int num;
  838. get_option(&arg, &num);
  839. if (num > 0)
  840. show_msr = num;
  841. return 1;
  842. }
  843. __setup("show_msr=", setup_show_msr);
  844. static __init int setup_noclflush(char *arg)
  845. {
  846. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  847. return 1;
  848. }
  849. __setup("noclflush", setup_noclflush);
  850. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  851. {
  852. const char *vendor = NULL;
  853. if (c->x86_vendor < X86_VENDOR_NUM) {
  854. vendor = this_cpu->c_vendor;
  855. } else {
  856. if (c->cpuid_level >= 0)
  857. vendor = c->x86_vendor_id;
  858. }
  859. if (vendor && !strstr(c->x86_model_id, vendor))
  860. printk(KERN_CONT "%s ", vendor);
  861. if (c->x86_model_id[0])
  862. printk(KERN_CONT "%s", strim(c->x86_model_id));
  863. else
  864. printk(KERN_CONT "%d86", c->x86);
  865. printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
  866. if (c->x86_mask || c->cpuid_level >= 0)
  867. printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
  868. else
  869. printk(KERN_CONT ")\n");
  870. print_cpu_msr(c);
  871. }
  872. void __cpuinit print_cpu_msr(struct cpuinfo_x86 *c)
  873. {
  874. if (c->cpu_index < show_msr)
  875. __print_cpu_msr();
  876. }
  877. static __init int setup_disablecpuid(char *arg)
  878. {
  879. int bit;
  880. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  881. setup_clear_cpu_cap(bit);
  882. else
  883. return 0;
  884. return 1;
  885. }
  886. __setup("clearcpuid=", setup_disablecpuid);
  887. #ifdef CONFIG_X86_64
  888. struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
  889. struct desc_ptr nmi_idt_descr = { NR_VECTORS * 16 - 1,
  890. (unsigned long) nmi_idt_table };
  891. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  892. irq_stack_union) __aligned(PAGE_SIZE);
  893. /*
  894. * The following four percpu variables are hot. Align current_task to
  895. * cacheline size such that all four fall in the same cacheline.
  896. */
  897. DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
  898. &init_task;
  899. EXPORT_PER_CPU_SYMBOL(current_task);
  900. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  901. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  902. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  903. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  904. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  905. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  906. DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
  907. /*
  908. * Special IST stacks which the CPU switches to when it calls
  909. * an IST-marked descriptor entry. Up to 7 stacks (hardware
  910. * limit), all of them are 4K, except the debug stack which
  911. * is 8K.
  912. */
  913. static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
  914. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  915. [DEBUG_STACK - 1] = DEBUG_STKSZ
  916. };
  917. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  918. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
  919. /* May not be marked __init: used by software suspend */
  920. void syscall_init(void)
  921. {
  922. /*
  923. * LSTAR and STAR live in a bit strange symbiosis.
  924. * They both write to the same internal register. STAR allows to
  925. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  926. */
  927. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  928. wrmsrl(MSR_LSTAR, system_call);
  929. wrmsrl(MSR_CSTAR, ignore_sysret);
  930. #ifdef CONFIG_IA32_EMULATION
  931. syscall32_cpu_init();
  932. #endif
  933. /* Flags to clear on syscall */
  934. wrmsrl(MSR_SYSCALL_MASK,
  935. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
  936. X86_EFLAGS_IOPL|X86_EFLAGS_AC);
  937. }
  938. /*
  939. * Copies of the original ist values from the tss are only accessed during
  940. * debugging, no special alignment required.
  941. */
  942. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  943. static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
  944. DEFINE_PER_CPU(int, debug_stack_usage);
  945. int is_debug_stack(unsigned long addr)
  946. {
  947. return __get_cpu_var(debug_stack_usage) ||
  948. (addr <= __get_cpu_var(debug_stack_addr) &&
  949. addr > (__get_cpu_var(debug_stack_addr) - DEBUG_STKSZ));
  950. }
  951. static DEFINE_PER_CPU(u32, debug_stack_use_ctr);
  952. void debug_stack_set_zero(void)
  953. {
  954. this_cpu_inc(debug_stack_use_ctr);
  955. load_idt((const struct desc_ptr *)&nmi_idt_descr);
  956. }
  957. void debug_stack_reset(void)
  958. {
  959. if (WARN_ON(!this_cpu_read(debug_stack_use_ctr)))
  960. return;
  961. if (this_cpu_dec_return(debug_stack_use_ctr) == 0)
  962. load_idt((const struct desc_ptr *)&idt_descr);
  963. }
  964. #else /* CONFIG_X86_64 */
  965. DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
  966. EXPORT_PER_CPU_SYMBOL(current_task);
  967. DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
  968. #ifdef CONFIG_CC_STACKPROTECTOR
  969. DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  970. #endif
  971. #endif /* CONFIG_X86_64 */
  972. /*
  973. * Clear all 6 debug registers:
  974. */
  975. static void clear_all_debug_regs(void)
  976. {
  977. int i;
  978. for (i = 0; i < 8; i++) {
  979. /* Ignore db4, db5 */
  980. if ((i == 4) || (i == 5))
  981. continue;
  982. set_debugreg(0, i);
  983. }
  984. }
  985. #ifdef CONFIG_KGDB
  986. /*
  987. * Restore debug regs if using kgdbwait and you have a kernel debugger
  988. * connection established.
  989. */
  990. static void dbg_restore_debug_regs(void)
  991. {
  992. if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
  993. arch_kgdb_ops.correct_hw_break();
  994. }
  995. #else /* ! CONFIG_KGDB */
  996. #define dbg_restore_debug_regs()
  997. #endif /* ! CONFIG_KGDB */
  998. /*
  999. * cpu_init() initializes state that is per-CPU. Some data is already
  1000. * initialized (naturally) in the bootstrap process, such as the GDT
  1001. * and IDT. We reload them nevertheless, this function acts as a
  1002. * 'CPU state barrier', nothing should get across.
  1003. * A lot of state is already set up in PDA init for 64 bit
  1004. */
  1005. #ifdef CONFIG_X86_64
  1006. void __cpuinit cpu_init(void)
  1007. {
  1008. struct orig_ist *oist;
  1009. struct task_struct *me;
  1010. struct tss_struct *t;
  1011. unsigned long v;
  1012. int cpu;
  1013. int i;
  1014. /*
  1015. * Load microcode on this cpu if a valid microcode is available.
  1016. * This is early microcode loading procedure.
  1017. */
  1018. load_ucode_ap();
  1019. cpu = stack_smp_processor_id();
  1020. t = &per_cpu(init_tss, cpu);
  1021. oist = &per_cpu(orig_ist, cpu);
  1022. #ifdef CONFIG_NUMA
  1023. if (this_cpu_read(numa_node) == 0 &&
  1024. early_cpu_to_node(cpu) != NUMA_NO_NODE)
  1025. set_numa_node(early_cpu_to_node(cpu));
  1026. #endif
  1027. me = current;
  1028. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  1029. panic("CPU#%d already initialized!\n", cpu);
  1030. pr_debug("Initializing CPU#%d\n", cpu);
  1031. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  1032. /*
  1033. * Initialize the per-CPU GDT with the boot GDT,
  1034. * and set up the GDT descriptor:
  1035. */
  1036. switch_to_new_gdt(cpu);
  1037. loadsegment(fs, 0);
  1038. load_idt((const struct desc_ptr *)&idt_descr);
  1039. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  1040. syscall_init();
  1041. wrmsrl(MSR_FS_BASE, 0);
  1042. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  1043. barrier();
  1044. x86_configure_nx();
  1045. enable_x2apic();
  1046. /*
  1047. * set up and load the per-CPU TSS
  1048. */
  1049. if (!oist->ist[0]) {
  1050. char *estacks = per_cpu(exception_stacks, cpu);
  1051. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  1052. estacks += exception_stack_sizes[v];
  1053. oist->ist[v] = t->x86_tss.ist[v] =
  1054. (unsigned long)estacks;
  1055. if (v == DEBUG_STACK-1)
  1056. per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
  1057. }
  1058. }
  1059. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1060. /*
  1061. * <= is required because the CPU will access up to
  1062. * 8 bits beyond the end of the IO permission bitmap.
  1063. */
  1064. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  1065. t->io_bitmap[i] = ~0UL;
  1066. atomic_inc(&init_mm.mm_count);
  1067. me->active_mm = &init_mm;
  1068. BUG_ON(me->mm);
  1069. enter_lazy_tlb(&init_mm, me);
  1070. load_sp0(t, &current->thread);
  1071. set_tss_desc(cpu, t);
  1072. load_TR_desc();
  1073. load_LDT(&init_mm.context);
  1074. clear_all_debug_regs();
  1075. dbg_restore_debug_regs();
  1076. fpu_init();
  1077. if (is_uv_system())
  1078. uv_cpu_init();
  1079. }
  1080. #else
  1081. void __cpuinit cpu_init(void)
  1082. {
  1083. int cpu = smp_processor_id();
  1084. struct task_struct *curr = current;
  1085. struct tss_struct *t = &per_cpu(init_tss, cpu);
  1086. struct thread_struct *thread = &curr->thread;
  1087. show_ucode_info_early();
  1088. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  1089. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  1090. for (;;)
  1091. local_irq_enable();
  1092. }
  1093. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  1094. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  1095. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  1096. load_idt(&idt_descr);
  1097. switch_to_new_gdt(cpu);
  1098. /*
  1099. * Set up and load the per-CPU TSS and LDT
  1100. */
  1101. atomic_inc(&init_mm.mm_count);
  1102. curr->active_mm = &init_mm;
  1103. BUG_ON(curr->mm);
  1104. enter_lazy_tlb(&init_mm, curr);
  1105. load_sp0(t, thread);
  1106. set_tss_desc(cpu, t);
  1107. load_TR_desc();
  1108. load_LDT(&init_mm.context);
  1109. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1110. #ifdef CONFIG_DOUBLEFAULT
  1111. /* Set up doublefault TSS pointer in the GDT */
  1112. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  1113. #endif
  1114. clear_all_debug_regs();
  1115. dbg_restore_debug_regs();
  1116. fpu_init();
  1117. }
  1118. #endif