uv_mmrs.h 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2013 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. /*
  13. * This file contains MMR definitions for all UV hubs types.
  14. *
  15. * To minimize coding differences between hub types, the symbols are
  16. * grouped by architecture types.
  17. *
  18. * UVH - definitions common to all UV hub types.
  19. * UVXH - definitions common to all UV eXtended hub types (currently 2 & 3).
  20. * UV1H - definitions specific to UV type 1 hub.
  21. * UV2H - definitions specific to UV type 2 hub.
  22. * UV3H - definitions specific to UV type 3 hub.
  23. *
  24. * So in general, MMR addresses and structures are identical on all hubs types.
  25. * These MMRs are identified as:
  26. * #define UVH_xxx <address>
  27. * union uvh_xxx {
  28. * unsigned long v;
  29. * struct uvh_int_cmpd_s {
  30. * } s;
  31. * };
  32. *
  33. * If the MMR exists on all hub types but have different addresses:
  34. * #define UV1Hxxx a
  35. * #define UV2Hxxx b
  36. * #define UV3Hxxx c
  37. * #define UVHxxx (is_uv1_hub() ? UV1Hxxx :
  38. * (is_uv2_hub() ? UV2Hxxx :
  39. * UV3Hxxx))
  40. *
  41. * If the MMR exists on all hub types > 1 but have different addresses:
  42. * #define UV2Hxxx b
  43. * #define UV3Hxxx c
  44. * #define UVXHxxx (is_uv2_hub() ? UV2Hxxx :
  45. * UV3Hxxx))
  46. *
  47. * union uvh_xxx {
  48. * unsigned long v;
  49. * struct uvh_xxx_s { # Common fields only
  50. * } s;
  51. * struct uv1h_xxx_s { # Full UV1 definition (*)
  52. * } s1;
  53. * struct uv2h_xxx_s { # Full UV2 definition (*)
  54. * } s2;
  55. * struct uv3h_xxx_s { # Full UV3 definition (*)
  56. * } s3;
  57. * };
  58. * (* - if present and different than the common struct)
  59. *
  60. * Only essential differences are enumerated. For example, if the address is
  61. * the same for all UV's, only a single #define is generated. Likewise,
  62. * if the contents is the same for all hubs, only the "s" structure is
  63. * generated.
  64. *
  65. * If the MMR exists on ONLY 1 type of hub, no generic definition is
  66. * generated:
  67. * #define UVnH_xxx <uvn address>
  68. * union uvnh_xxx {
  69. * unsigned long v;
  70. * struct uvh_int_cmpd_s {
  71. * } sn;
  72. * };
  73. *
  74. * (GEN Flags: mflags_opt= undefs=0 UV23=UVXH)
  75. */
  76. #define UV_MMR_ENABLE (1UL << 63)
  77. #define UV1_HUB_PART_NUMBER 0x88a5
  78. #define UV2_HUB_PART_NUMBER 0x8eb8
  79. #define UV2_HUB_PART_NUMBER_X 0x1111
  80. #define UV3_HUB_PART_NUMBER 0x9578
  81. #define UV3_HUB_PART_NUMBER_X 0x4321
  82. /* Compat: Indicate which UV Hubs are supported. */
  83. #define UV2_HUB_IS_SUPPORTED 1
  84. #define UV3_HUB_IS_SUPPORTED 1
  85. /* ========================================================================= */
  86. /* UVH_BAU_DATA_BROADCAST */
  87. /* ========================================================================= */
  88. #define UVH_BAU_DATA_BROADCAST 0x61688UL
  89. #define UVH_BAU_DATA_BROADCAST_32 0x440
  90. #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
  91. #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
  92. union uvh_bau_data_broadcast_u {
  93. unsigned long v;
  94. struct uvh_bau_data_broadcast_s {
  95. unsigned long enable:1; /* RW */
  96. unsigned long rsvd_1_63:63;
  97. } s;
  98. };
  99. /* ========================================================================= */
  100. /* UVH_BAU_DATA_CONFIG */
  101. /* ========================================================================= */
  102. #define UVH_BAU_DATA_CONFIG 0x61680UL
  103. #define UVH_BAU_DATA_CONFIG_32 0x438
  104. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  105. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  106. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  107. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  108. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  109. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  110. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  111. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  112. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  113. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  114. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  115. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  116. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  117. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  118. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  119. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  120. union uvh_bau_data_config_u {
  121. unsigned long v;
  122. struct uvh_bau_data_config_s {
  123. unsigned long vector_:8; /* RW */
  124. unsigned long dm:3; /* RW */
  125. unsigned long destmode:1; /* RW */
  126. unsigned long status:1; /* RO */
  127. unsigned long p:1; /* RO */
  128. unsigned long rsvd_14:1;
  129. unsigned long t:1; /* RO */
  130. unsigned long m:1; /* RW */
  131. unsigned long rsvd_17_31:15;
  132. unsigned long apic_id:32; /* RW */
  133. } s;
  134. };
  135. /* ========================================================================= */
  136. /* UVH_EVENT_OCCURRED0 */
  137. /* ========================================================================= */
  138. #define UVH_EVENT_OCCURRED0 0x70000UL
  139. #define UVH_EVENT_OCCURRED0_32 0x5e8
  140. #define UVH_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  141. #define UVH_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  142. #define UVH_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  143. #define UVH_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  144. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  145. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  146. #define UV1H_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  147. #define UV1H_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  148. #define UV1H_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  149. #define UV1H_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  150. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  151. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  152. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  153. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  154. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  155. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  156. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  157. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  158. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  159. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  160. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  161. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  162. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  163. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  164. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  165. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  166. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  167. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  168. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  169. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  170. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  171. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  172. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  173. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  174. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  175. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  176. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  177. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  178. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  179. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  180. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  181. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  182. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  183. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  184. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  185. #define UV1H_EVENT_OCCURRED0_LTC_INT_SHFT 43
  186. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  187. #define UV1H_EVENT_OCCURRED0_IPI_INT_SHFT 45
  188. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  189. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  190. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  191. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  192. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  193. #define UV1H_EVENT_OCCURRED0_RTC0_SHFT 51
  194. #define UV1H_EVENT_OCCURRED0_RTC1_SHFT 52
  195. #define UV1H_EVENT_OCCURRED0_RTC2_SHFT 53
  196. #define UV1H_EVENT_OCCURRED0_RTC3_SHFT 54
  197. #define UV1H_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  198. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  199. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  200. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  201. #define UV1H_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  202. #define UV1H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  203. #define UV1H_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  204. #define UV1H_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  205. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  206. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  207. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  208. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  209. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  210. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  211. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  212. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  213. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  214. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  215. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  216. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  217. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  218. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  219. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  220. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  221. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  222. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  223. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  224. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  225. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  226. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  227. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  228. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  229. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  230. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  231. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  232. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  233. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  234. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  235. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  236. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  237. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  238. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  239. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  240. #define UV1H_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  241. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  242. #define UV1H_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  243. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  244. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  245. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  246. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  247. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  248. #define UV1H_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  249. #define UV1H_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  250. #define UV1H_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  251. #define UV1H_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  252. #define UV1H_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  253. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  254. #define UVXH_EVENT_OCCURRED0_QP_HCERR_SHFT 1
  255. #define UVXH_EVENT_OCCURRED0_RH_HCERR_SHFT 2
  256. #define UVXH_EVENT_OCCURRED0_LH0_HCERR_SHFT 3
  257. #define UVXH_EVENT_OCCURRED0_LH1_HCERR_SHFT 4
  258. #define UVXH_EVENT_OCCURRED0_GR0_HCERR_SHFT 5
  259. #define UVXH_EVENT_OCCURRED0_GR1_HCERR_SHFT 6
  260. #define UVXH_EVENT_OCCURRED0_NI0_HCERR_SHFT 7
  261. #define UVXH_EVENT_OCCURRED0_NI1_HCERR_SHFT 8
  262. #define UVXH_EVENT_OCCURRED0_LB_AOERR0_SHFT 9
  263. #define UVXH_EVENT_OCCURRED0_QP_AOERR0_SHFT 10
  264. #define UVXH_EVENT_OCCURRED0_LH0_AOERR0_SHFT 12
  265. #define UVXH_EVENT_OCCURRED0_LH1_AOERR0_SHFT 13
  266. #define UVXH_EVENT_OCCURRED0_GR0_AOERR0_SHFT 14
  267. #define UVXH_EVENT_OCCURRED0_GR1_AOERR0_SHFT 15
  268. #define UVXH_EVENT_OCCURRED0_XB_AOERR0_SHFT 16
  269. #define UVXH_EVENT_OCCURRED0_RT_AOERR0_SHFT 17
  270. #define UVXH_EVENT_OCCURRED0_NI0_AOERR0_SHFT 18
  271. #define UVXH_EVENT_OCCURRED0_NI1_AOERR0_SHFT 19
  272. #define UVXH_EVENT_OCCURRED0_LB_AOERR1_SHFT 20
  273. #define UVXH_EVENT_OCCURRED0_QP_AOERR1_SHFT 21
  274. #define UVXH_EVENT_OCCURRED0_RH_AOERR1_SHFT 22
  275. #define UVXH_EVENT_OCCURRED0_LH0_AOERR1_SHFT 23
  276. #define UVXH_EVENT_OCCURRED0_LH1_AOERR1_SHFT 24
  277. #define UVXH_EVENT_OCCURRED0_GR0_AOERR1_SHFT 25
  278. #define UVXH_EVENT_OCCURRED0_GR1_AOERR1_SHFT 26
  279. #define UVXH_EVENT_OCCURRED0_XB_AOERR1_SHFT 27
  280. #define UVXH_EVENT_OCCURRED0_RT_AOERR1_SHFT 28
  281. #define UVXH_EVENT_OCCURRED0_NI0_AOERR1_SHFT 29
  282. #define UVXH_EVENT_OCCURRED0_NI1_AOERR1_SHFT 30
  283. #define UVXH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 31
  284. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 32
  285. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 33
  286. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 34
  287. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 35
  288. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 36
  289. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 37
  290. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 38
  291. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 39
  292. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 40
  293. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 41
  294. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 42
  295. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 43
  296. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 44
  297. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 45
  298. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 46
  299. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 47
  300. #define UVXH_EVENT_OCCURRED0_L1_NMI_INT_SHFT 48
  301. #define UVXH_EVENT_OCCURRED0_STOP_CLOCK_SHFT 49
  302. #define UVXH_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 50
  303. #define UVXH_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 51
  304. #define UVXH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 52
  305. #define UVXH_EVENT_OCCURRED0_IPI_INT_SHFT 53
  306. #define UVXH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 54
  307. #define UVXH_EVENT_OCCURRED0_EXTIO_INT1_SHFT 55
  308. #define UVXH_EVENT_OCCURRED0_EXTIO_INT2_SHFT 56
  309. #define UVXH_EVENT_OCCURRED0_EXTIO_INT3_SHFT 57
  310. #define UVXH_EVENT_OCCURRED0_PROFILE_INT_SHFT 58
  311. #define UVXH_EVENT_OCCURRED0_QP_HCERR_MASK 0x0000000000000002UL
  312. #define UVXH_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000004UL
  313. #define UVXH_EVENT_OCCURRED0_LH0_HCERR_MASK 0x0000000000000008UL
  314. #define UVXH_EVENT_OCCURRED0_LH1_HCERR_MASK 0x0000000000000010UL
  315. #define UVXH_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000020UL
  316. #define UVXH_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000040UL
  317. #define UVXH_EVENT_OCCURRED0_NI0_HCERR_MASK 0x0000000000000080UL
  318. #define UVXH_EVENT_OCCURRED0_NI1_HCERR_MASK 0x0000000000000100UL
  319. #define UVXH_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000200UL
  320. #define UVXH_EVENT_OCCURRED0_QP_AOERR0_MASK 0x0000000000000400UL
  321. #define UVXH_EVENT_OCCURRED0_LH0_AOERR0_MASK 0x0000000000001000UL
  322. #define UVXH_EVENT_OCCURRED0_LH1_AOERR0_MASK 0x0000000000002000UL
  323. #define UVXH_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000004000UL
  324. #define UVXH_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000008000UL
  325. #define UVXH_EVENT_OCCURRED0_XB_AOERR0_MASK 0x0000000000010000UL
  326. #define UVXH_EVENT_OCCURRED0_RT_AOERR0_MASK 0x0000000000020000UL
  327. #define UVXH_EVENT_OCCURRED0_NI0_AOERR0_MASK 0x0000000000040000UL
  328. #define UVXH_EVENT_OCCURRED0_NI1_AOERR0_MASK 0x0000000000080000UL
  329. #define UVXH_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000100000UL
  330. #define UVXH_EVENT_OCCURRED0_QP_AOERR1_MASK 0x0000000000200000UL
  331. #define UVXH_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000400000UL
  332. #define UVXH_EVENT_OCCURRED0_LH0_AOERR1_MASK 0x0000000000800000UL
  333. #define UVXH_EVENT_OCCURRED0_LH1_AOERR1_MASK 0x0000000001000000UL
  334. #define UVXH_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000002000000UL
  335. #define UVXH_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000004000000UL
  336. #define UVXH_EVENT_OCCURRED0_XB_AOERR1_MASK 0x0000000008000000UL
  337. #define UVXH_EVENT_OCCURRED0_RT_AOERR1_MASK 0x0000000010000000UL
  338. #define UVXH_EVENT_OCCURRED0_NI0_AOERR1_MASK 0x0000000020000000UL
  339. #define UVXH_EVENT_OCCURRED0_NI1_AOERR1_MASK 0x0000000040000000UL
  340. #define UVXH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000080000000UL
  341. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000100000000UL
  342. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000200000000UL
  343. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000400000000UL
  344. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000800000000UL
  345. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000001000000000UL
  346. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000002000000000UL
  347. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000004000000000UL
  348. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000008000000000UL
  349. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000010000000000UL
  350. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000020000000000UL
  351. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000040000000000UL
  352. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000080000000000UL
  353. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000100000000000UL
  354. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000200000000000UL
  355. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000400000000000UL
  356. #define UVXH_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000800000000000UL
  357. #define UVXH_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0001000000000000UL
  358. #define UVXH_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0002000000000000UL
  359. #define UVXH_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0004000000000000UL
  360. #define UVXH_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0008000000000000UL
  361. #define UVXH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0010000000000000UL
  362. #define UVXH_EVENT_OCCURRED0_IPI_INT_MASK 0x0020000000000000UL
  363. #define UVXH_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0040000000000000UL
  364. #define UVXH_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0080000000000000UL
  365. #define UVXH_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0100000000000000UL
  366. #define UVXH_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0200000000000000UL
  367. #define UVXH_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0400000000000000UL
  368. union uvh_event_occurred0_u {
  369. unsigned long v;
  370. struct uvh_event_occurred0_s {
  371. unsigned long lb_hcerr:1; /* RW, W1C */
  372. unsigned long rsvd_1_10:10;
  373. unsigned long rh_aoerr0:1; /* RW, W1C */
  374. unsigned long rsvd_12_63:52;
  375. } s;
  376. struct uvxh_event_occurred0_s {
  377. unsigned long lb_hcerr:1; /* RW */
  378. unsigned long qp_hcerr:1; /* RW */
  379. unsigned long rh_hcerr:1; /* RW */
  380. unsigned long lh0_hcerr:1; /* RW */
  381. unsigned long lh1_hcerr:1; /* RW */
  382. unsigned long gr0_hcerr:1; /* RW */
  383. unsigned long gr1_hcerr:1; /* RW */
  384. unsigned long ni0_hcerr:1; /* RW */
  385. unsigned long ni1_hcerr:1; /* RW */
  386. unsigned long lb_aoerr0:1; /* RW */
  387. unsigned long qp_aoerr0:1; /* RW */
  388. unsigned long rh_aoerr0:1; /* RW */
  389. unsigned long lh0_aoerr0:1; /* RW */
  390. unsigned long lh1_aoerr0:1; /* RW */
  391. unsigned long gr0_aoerr0:1; /* RW */
  392. unsigned long gr1_aoerr0:1; /* RW */
  393. unsigned long xb_aoerr0:1; /* RW */
  394. unsigned long rt_aoerr0:1; /* RW */
  395. unsigned long ni0_aoerr0:1; /* RW */
  396. unsigned long ni1_aoerr0:1; /* RW */
  397. unsigned long lb_aoerr1:1; /* RW */
  398. unsigned long qp_aoerr1:1; /* RW */
  399. unsigned long rh_aoerr1:1; /* RW */
  400. unsigned long lh0_aoerr1:1; /* RW */
  401. unsigned long lh1_aoerr1:1; /* RW */
  402. unsigned long gr0_aoerr1:1; /* RW */
  403. unsigned long gr1_aoerr1:1; /* RW */
  404. unsigned long xb_aoerr1:1; /* RW */
  405. unsigned long rt_aoerr1:1; /* RW */
  406. unsigned long ni0_aoerr1:1; /* RW */
  407. unsigned long ni1_aoerr1:1; /* RW */
  408. unsigned long system_shutdown_int:1; /* RW */
  409. unsigned long lb_irq_int_0:1; /* RW */
  410. unsigned long lb_irq_int_1:1; /* RW */
  411. unsigned long lb_irq_int_2:1; /* RW */
  412. unsigned long lb_irq_int_3:1; /* RW */
  413. unsigned long lb_irq_int_4:1; /* RW */
  414. unsigned long lb_irq_int_5:1; /* RW */
  415. unsigned long lb_irq_int_6:1; /* RW */
  416. unsigned long lb_irq_int_7:1; /* RW */
  417. unsigned long lb_irq_int_8:1; /* RW */
  418. unsigned long lb_irq_int_9:1; /* RW */
  419. unsigned long lb_irq_int_10:1; /* RW */
  420. unsigned long lb_irq_int_11:1; /* RW */
  421. unsigned long lb_irq_int_12:1; /* RW */
  422. unsigned long lb_irq_int_13:1; /* RW */
  423. unsigned long lb_irq_int_14:1; /* RW */
  424. unsigned long lb_irq_int_15:1; /* RW */
  425. unsigned long l1_nmi_int:1; /* RW */
  426. unsigned long stop_clock:1; /* RW */
  427. unsigned long asic_to_l1:1; /* RW */
  428. unsigned long l1_to_asic:1; /* RW */
  429. unsigned long la_seq_trigger:1; /* RW */
  430. unsigned long ipi_int:1; /* RW */
  431. unsigned long extio_int0:1; /* RW */
  432. unsigned long extio_int1:1; /* RW */
  433. unsigned long extio_int2:1; /* RW */
  434. unsigned long extio_int3:1; /* RW */
  435. unsigned long profile_int:1; /* RW */
  436. unsigned long rsvd_59_63:5;
  437. } sx;
  438. };
  439. /* ========================================================================= */
  440. /* UVH_EVENT_OCCURRED0_ALIAS */
  441. /* ========================================================================= */
  442. #define UVH_EVENT_OCCURRED0_ALIAS 0x70008UL
  443. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x5f0
  444. /* ========================================================================= */
  445. /* UVH_GR0_TLB_INT0_CONFIG */
  446. /* ========================================================================= */
  447. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  448. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  449. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  450. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  451. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  452. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  453. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  454. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  455. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  456. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  457. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  458. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  459. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  460. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  461. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  462. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  463. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  464. union uvh_gr0_tlb_int0_config_u {
  465. unsigned long v;
  466. struct uvh_gr0_tlb_int0_config_s {
  467. unsigned long vector_:8; /* RW */
  468. unsigned long dm:3; /* RW */
  469. unsigned long destmode:1; /* RW */
  470. unsigned long status:1; /* RO */
  471. unsigned long p:1; /* RO */
  472. unsigned long rsvd_14:1;
  473. unsigned long t:1; /* RO */
  474. unsigned long m:1; /* RW */
  475. unsigned long rsvd_17_31:15;
  476. unsigned long apic_id:32; /* RW */
  477. } s;
  478. };
  479. /* ========================================================================= */
  480. /* UVH_GR0_TLB_INT1_CONFIG */
  481. /* ========================================================================= */
  482. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  483. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  484. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  485. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  486. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  487. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  488. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  489. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  490. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  491. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  492. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  493. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  494. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  495. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  496. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  497. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  498. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  499. union uvh_gr0_tlb_int1_config_u {
  500. unsigned long v;
  501. struct uvh_gr0_tlb_int1_config_s {
  502. unsigned long vector_:8; /* RW */
  503. unsigned long dm:3; /* RW */
  504. unsigned long destmode:1; /* RW */
  505. unsigned long status:1; /* RO */
  506. unsigned long p:1; /* RO */
  507. unsigned long rsvd_14:1;
  508. unsigned long t:1; /* RO */
  509. unsigned long m:1; /* RW */
  510. unsigned long rsvd_17_31:15;
  511. unsigned long apic_id:32; /* RW */
  512. } s;
  513. };
  514. /* ========================================================================= */
  515. /* UVH_GR0_TLB_MMR_CONTROL */
  516. /* ========================================================================= */
  517. #define UV1H_GR0_TLB_MMR_CONTROL 0x401080UL
  518. #define UV2H_GR0_TLB_MMR_CONTROL 0xc01080UL
  519. #define UV3H_GR0_TLB_MMR_CONTROL 0xc01080UL
  520. #define UVH_GR0_TLB_MMR_CONTROL \
  521. (is_uv1_hub() ? UV1H_GR0_TLB_MMR_CONTROL : \
  522. (is_uv2_hub() ? UV2H_GR0_TLB_MMR_CONTROL : \
  523. UV3H_GR0_TLB_MMR_CONTROL))
  524. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  525. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  526. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  527. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  528. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  529. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  530. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  531. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  532. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  533. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  534. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  535. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  536. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  537. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  538. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  539. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  540. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  541. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  542. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  543. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  544. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  545. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  546. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  547. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  548. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  549. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  550. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  551. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  552. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  553. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  554. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  555. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  556. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  557. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  558. #define UVXH_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  559. #define UVXH_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  560. #define UVXH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  561. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  562. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  563. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  564. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  565. #define UVXH_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  566. #define UVXH_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  567. #define UVXH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  568. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  569. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  570. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  571. #define UVXH_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  572. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  573. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  574. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  575. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  576. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  577. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  578. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  579. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  580. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  581. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  582. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  583. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  584. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  585. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  586. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  587. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  588. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  589. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  590. #define UV3H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  591. #define UV3H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  592. #define UV3H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  593. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  594. #define UV3H_GR0_TLB_MMR_CONTROL_ECC_SEL_SHFT 21
  595. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  596. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  597. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  598. #define UV3H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  599. #define UV3H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  600. #define UV3H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  601. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  602. #define UV3H_GR0_TLB_MMR_CONTROL_ECC_SEL_MASK 0x0000000000200000UL
  603. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  604. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  605. #define UV3H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  606. union uvh_gr0_tlb_mmr_control_u {
  607. unsigned long v;
  608. struct uvh_gr0_tlb_mmr_control_s {
  609. unsigned long index:12; /* RW */
  610. unsigned long mem_sel:2; /* RW */
  611. unsigned long rsvd_14_15:2;
  612. unsigned long auto_valid_en:1; /* RW */
  613. unsigned long rsvd_17_19:3;
  614. unsigned long mmr_hash_index_en:1; /* RW */
  615. unsigned long rsvd_21_29:9;
  616. unsigned long mmr_write:1; /* WP */
  617. unsigned long mmr_read:1; /* WP */
  618. unsigned long rsvd_32_48:17;
  619. unsigned long rsvd_49_51:3;
  620. unsigned long rsvd_52_63:12;
  621. } s;
  622. struct uv1h_gr0_tlb_mmr_control_s {
  623. unsigned long index:12; /* RW */
  624. unsigned long mem_sel:2; /* RW */
  625. unsigned long rsvd_14_15:2;
  626. unsigned long auto_valid_en:1; /* RW */
  627. unsigned long rsvd_17_19:3;
  628. unsigned long mmr_hash_index_en:1; /* RW */
  629. unsigned long rsvd_21_29:9;
  630. unsigned long mmr_write:1; /* WP */
  631. unsigned long mmr_read:1; /* WP */
  632. unsigned long rsvd_32_47:16;
  633. unsigned long mmr_inj_con:1; /* RW */
  634. unsigned long rsvd_49_51:3;
  635. unsigned long mmr_inj_tlbram:1; /* RW */
  636. unsigned long rsvd_53:1;
  637. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  638. unsigned long rsvd_55:1;
  639. unsigned long mmr_inj_tlbrreg:1; /* RW */
  640. unsigned long rsvd_57_59:3;
  641. unsigned long mmr_inj_tlblruv:1; /* RW */
  642. unsigned long rsvd_61_63:3;
  643. } s1;
  644. struct uvxh_gr0_tlb_mmr_control_s {
  645. unsigned long index:12; /* RW */
  646. unsigned long mem_sel:2; /* RW */
  647. unsigned long rsvd_14_15:2;
  648. unsigned long auto_valid_en:1; /* RW */
  649. unsigned long rsvd_17_19:3;
  650. unsigned long mmr_hash_index_en:1; /* RW */
  651. unsigned long rsvd_21_29:9;
  652. unsigned long mmr_write:1; /* WP */
  653. unsigned long mmr_read:1; /* WP */
  654. unsigned long mmr_op_done:1; /* RW */
  655. unsigned long rsvd_33_47:15;
  656. unsigned long rsvd_48:1;
  657. unsigned long rsvd_49_51:3;
  658. unsigned long rsvd_52:1;
  659. unsigned long rsvd_53_63:11;
  660. } sx;
  661. struct uv2h_gr0_tlb_mmr_control_s {
  662. unsigned long index:12; /* RW */
  663. unsigned long mem_sel:2; /* RW */
  664. unsigned long rsvd_14_15:2;
  665. unsigned long auto_valid_en:1; /* RW */
  666. unsigned long rsvd_17_19:3;
  667. unsigned long mmr_hash_index_en:1; /* RW */
  668. unsigned long rsvd_21_29:9;
  669. unsigned long mmr_write:1; /* WP */
  670. unsigned long mmr_read:1; /* WP */
  671. unsigned long mmr_op_done:1; /* RW */
  672. unsigned long rsvd_33_47:15;
  673. unsigned long mmr_inj_con:1; /* RW */
  674. unsigned long rsvd_49_51:3;
  675. unsigned long mmr_inj_tlbram:1; /* RW */
  676. unsigned long rsvd_53_63:11;
  677. } s2;
  678. struct uv3h_gr0_tlb_mmr_control_s {
  679. unsigned long index:12; /* RW */
  680. unsigned long mem_sel:2; /* RW */
  681. unsigned long rsvd_14_15:2;
  682. unsigned long auto_valid_en:1; /* RW */
  683. unsigned long rsvd_17_19:3;
  684. unsigned long mmr_hash_index_en:1; /* RW */
  685. unsigned long ecc_sel:1; /* RW */
  686. unsigned long rsvd_22_29:8;
  687. unsigned long mmr_write:1; /* WP */
  688. unsigned long mmr_read:1; /* WP */
  689. unsigned long mmr_op_done:1; /* RW */
  690. unsigned long rsvd_33_47:15;
  691. unsigned long undef_48:1; /* Undefined */
  692. unsigned long rsvd_49_51:3;
  693. unsigned long undef_52:1; /* Undefined */
  694. unsigned long rsvd_53_63:11;
  695. } s3;
  696. };
  697. /* ========================================================================= */
  698. /* UVH_GR0_TLB_MMR_READ_DATA_HI */
  699. /* ========================================================================= */
  700. #define UV1H_GR0_TLB_MMR_READ_DATA_HI 0x4010a0UL
  701. #define UV2H_GR0_TLB_MMR_READ_DATA_HI 0xc010a0UL
  702. #define UV3H_GR0_TLB_MMR_READ_DATA_HI 0xc010a0UL
  703. #define UVH_GR0_TLB_MMR_READ_DATA_HI \
  704. (is_uv1_hub() ? UV1H_GR0_TLB_MMR_READ_DATA_HI : \
  705. (is_uv2_hub() ? UV2H_GR0_TLB_MMR_READ_DATA_HI : \
  706. UV3H_GR0_TLB_MMR_READ_DATA_HI))
  707. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  708. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  709. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  710. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  711. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  712. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  713. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  714. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  715. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  716. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  717. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  718. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  719. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  720. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  721. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  722. #define UV1H_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  723. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  724. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  725. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  726. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  727. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  728. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  729. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  730. #define UVXH_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  731. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  732. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  733. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  734. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  735. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  736. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  737. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  738. #define UV2H_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  739. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  740. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  741. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  742. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  743. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_AA_EXT_SHFT 45
  744. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_WAY_ECC_SHFT 55
  745. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  746. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  747. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  748. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  749. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_AA_EXT_MASK 0x0000200000000000UL
  750. #define UV3H_GR0_TLB_MMR_READ_DATA_HI_WAY_ECC_MASK 0xff80000000000000UL
  751. union uvh_gr0_tlb_mmr_read_data_hi_u {
  752. unsigned long v;
  753. struct uvh_gr0_tlb_mmr_read_data_hi_s {
  754. unsigned long pfn:41; /* RO */
  755. unsigned long gaa:2; /* RO */
  756. unsigned long dirty:1; /* RO */
  757. unsigned long larger:1; /* RO */
  758. unsigned long rsvd_45_63:19;
  759. } s;
  760. struct uv1h_gr0_tlb_mmr_read_data_hi_s {
  761. unsigned long pfn:41; /* RO */
  762. unsigned long gaa:2; /* RO */
  763. unsigned long dirty:1; /* RO */
  764. unsigned long larger:1; /* RO */
  765. unsigned long rsvd_45_63:19;
  766. } s1;
  767. struct uvxh_gr0_tlb_mmr_read_data_hi_s {
  768. unsigned long pfn:41; /* RO */
  769. unsigned long gaa:2; /* RO */
  770. unsigned long dirty:1; /* RO */
  771. unsigned long larger:1; /* RO */
  772. unsigned long rsvd_45_63:19;
  773. } sx;
  774. struct uv2h_gr0_tlb_mmr_read_data_hi_s {
  775. unsigned long pfn:41; /* RO */
  776. unsigned long gaa:2; /* RO */
  777. unsigned long dirty:1; /* RO */
  778. unsigned long larger:1; /* RO */
  779. unsigned long rsvd_45_63:19;
  780. } s2;
  781. struct uv3h_gr0_tlb_mmr_read_data_hi_s {
  782. unsigned long pfn:41; /* RO */
  783. unsigned long gaa:2; /* RO */
  784. unsigned long dirty:1; /* RO */
  785. unsigned long larger:1; /* RO */
  786. unsigned long aa_ext:1; /* RO */
  787. unsigned long undef_46_54:9; /* Undefined */
  788. unsigned long way_ecc:9; /* RO */
  789. } s3;
  790. };
  791. /* ========================================================================= */
  792. /* UVH_GR0_TLB_MMR_READ_DATA_LO */
  793. /* ========================================================================= */
  794. #define UV1H_GR0_TLB_MMR_READ_DATA_LO 0x4010a8UL
  795. #define UV2H_GR0_TLB_MMR_READ_DATA_LO 0xc010a8UL
  796. #define UV3H_GR0_TLB_MMR_READ_DATA_LO 0xc010a8UL
  797. #define UVH_GR0_TLB_MMR_READ_DATA_LO \
  798. (is_uv1_hub() ? UV1H_GR0_TLB_MMR_READ_DATA_LO : \
  799. (is_uv2_hub() ? UV2H_GR0_TLB_MMR_READ_DATA_LO : \
  800. UV3H_GR0_TLB_MMR_READ_DATA_LO))
  801. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  802. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  803. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  804. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  805. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  806. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  807. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  808. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  809. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  810. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  811. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  812. #define UV1H_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  813. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  814. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  815. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  816. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  817. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  818. #define UVXH_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  819. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  820. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  821. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  822. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  823. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  824. #define UV2H_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  825. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  826. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  827. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  828. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  829. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  830. #define UV3H_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  831. union uvh_gr0_tlb_mmr_read_data_lo_u {
  832. unsigned long v;
  833. struct uvh_gr0_tlb_mmr_read_data_lo_s {
  834. unsigned long vpn:39; /* RO */
  835. unsigned long asid:24; /* RO */
  836. unsigned long valid:1; /* RO */
  837. } s;
  838. struct uv1h_gr0_tlb_mmr_read_data_lo_s {
  839. unsigned long vpn:39; /* RO */
  840. unsigned long asid:24; /* RO */
  841. unsigned long valid:1; /* RO */
  842. } s1;
  843. struct uvxh_gr0_tlb_mmr_read_data_lo_s {
  844. unsigned long vpn:39; /* RO */
  845. unsigned long asid:24; /* RO */
  846. unsigned long valid:1; /* RO */
  847. } sx;
  848. struct uv2h_gr0_tlb_mmr_read_data_lo_s {
  849. unsigned long vpn:39; /* RO */
  850. unsigned long asid:24; /* RO */
  851. unsigned long valid:1; /* RO */
  852. } s2;
  853. struct uv3h_gr0_tlb_mmr_read_data_lo_s {
  854. unsigned long vpn:39; /* RO */
  855. unsigned long asid:24; /* RO */
  856. unsigned long valid:1; /* RO */
  857. } s3;
  858. };
  859. /* ========================================================================= */
  860. /* UVH_GR1_TLB_INT0_CONFIG */
  861. /* ========================================================================= */
  862. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  863. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  864. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  865. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  866. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  867. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  868. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  869. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  870. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  871. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  872. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  873. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  874. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  875. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  876. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  877. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  878. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  879. union uvh_gr1_tlb_int0_config_u {
  880. unsigned long v;
  881. struct uvh_gr1_tlb_int0_config_s {
  882. unsigned long vector_:8; /* RW */
  883. unsigned long dm:3; /* RW */
  884. unsigned long destmode:1; /* RW */
  885. unsigned long status:1; /* RO */
  886. unsigned long p:1; /* RO */
  887. unsigned long rsvd_14:1;
  888. unsigned long t:1; /* RO */
  889. unsigned long m:1; /* RW */
  890. unsigned long rsvd_17_31:15;
  891. unsigned long apic_id:32; /* RW */
  892. } s;
  893. };
  894. /* ========================================================================= */
  895. /* UVH_GR1_TLB_INT1_CONFIG */
  896. /* ========================================================================= */
  897. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  898. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  899. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  900. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  901. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  902. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  903. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  904. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  905. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  906. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  907. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  908. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  909. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  910. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  911. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  912. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  913. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  914. union uvh_gr1_tlb_int1_config_u {
  915. unsigned long v;
  916. struct uvh_gr1_tlb_int1_config_s {
  917. unsigned long vector_:8; /* RW */
  918. unsigned long dm:3; /* RW */
  919. unsigned long destmode:1; /* RW */
  920. unsigned long status:1; /* RO */
  921. unsigned long p:1; /* RO */
  922. unsigned long rsvd_14:1;
  923. unsigned long t:1; /* RO */
  924. unsigned long m:1; /* RW */
  925. unsigned long rsvd_17_31:15;
  926. unsigned long apic_id:32; /* RW */
  927. } s;
  928. };
  929. /* ========================================================================= */
  930. /* UVH_GR1_TLB_MMR_CONTROL */
  931. /* ========================================================================= */
  932. #define UV1H_GR1_TLB_MMR_CONTROL 0x801080UL
  933. #define UV2H_GR1_TLB_MMR_CONTROL 0x1001080UL
  934. #define UV3H_GR1_TLB_MMR_CONTROL 0x1001080UL
  935. #define UVH_GR1_TLB_MMR_CONTROL \
  936. (is_uv1_hub() ? UV1H_GR1_TLB_MMR_CONTROL : \
  937. (is_uv2_hub() ? UV2H_GR1_TLB_MMR_CONTROL : \
  938. UV3H_GR1_TLB_MMR_CONTROL))
  939. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  940. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  941. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  942. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  943. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  944. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  945. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  946. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  947. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  948. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  949. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  950. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  951. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  952. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  953. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  954. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  955. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  956. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  957. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  958. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  959. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  960. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  961. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  962. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  963. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  964. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  965. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  966. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  967. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  968. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  969. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  970. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  971. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  972. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  973. #define UVXH_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  974. #define UVXH_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  975. #define UVXH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  976. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  977. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  978. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  979. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  980. #define UVXH_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  981. #define UVXH_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  982. #define UVXH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  983. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  984. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  985. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  986. #define UVXH_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  987. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  988. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  989. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  990. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  991. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  992. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  993. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  994. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  995. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  996. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  997. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  998. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  999. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  1000. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  1001. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  1002. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  1003. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  1004. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  1005. #define UV3H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  1006. #define UV3H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  1007. #define UV3H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  1008. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  1009. #define UV3H_GR1_TLB_MMR_CONTROL_ECC_SEL_SHFT 21
  1010. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  1011. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  1012. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  1013. #define UV3H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  1014. #define UV3H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  1015. #define UV3H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  1016. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  1017. #define UV3H_GR1_TLB_MMR_CONTROL_ECC_SEL_MASK 0x0000000000200000UL
  1018. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  1019. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  1020. #define UV3H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  1021. union uvh_gr1_tlb_mmr_control_u {
  1022. unsigned long v;
  1023. struct uvh_gr1_tlb_mmr_control_s {
  1024. unsigned long index:12; /* RW */
  1025. unsigned long mem_sel:2; /* RW */
  1026. unsigned long rsvd_14_15:2;
  1027. unsigned long auto_valid_en:1; /* RW */
  1028. unsigned long rsvd_17_19:3;
  1029. unsigned long mmr_hash_index_en:1; /* RW */
  1030. unsigned long rsvd_21_29:9;
  1031. unsigned long mmr_write:1; /* WP */
  1032. unsigned long mmr_read:1; /* WP */
  1033. unsigned long rsvd_32_48:17;
  1034. unsigned long rsvd_49_51:3;
  1035. unsigned long rsvd_52_63:12;
  1036. } s;
  1037. struct uv1h_gr1_tlb_mmr_control_s {
  1038. unsigned long index:12; /* RW */
  1039. unsigned long mem_sel:2; /* RW */
  1040. unsigned long rsvd_14_15:2;
  1041. unsigned long auto_valid_en:1; /* RW */
  1042. unsigned long rsvd_17_19:3;
  1043. unsigned long mmr_hash_index_en:1; /* RW */
  1044. unsigned long rsvd_21_29:9;
  1045. unsigned long mmr_write:1; /* WP */
  1046. unsigned long mmr_read:1; /* WP */
  1047. unsigned long rsvd_32_47:16;
  1048. unsigned long mmr_inj_con:1; /* RW */
  1049. unsigned long rsvd_49_51:3;
  1050. unsigned long mmr_inj_tlbram:1; /* RW */
  1051. unsigned long rsvd_53:1;
  1052. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  1053. unsigned long rsvd_55:1;
  1054. unsigned long mmr_inj_tlbrreg:1; /* RW */
  1055. unsigned long rsvd_57_59:3;
  1056. unsigned long mmr_inj_tlblruv:1; /* RW */
  1057. unsigned long rsvd_61_63:3;
  1058. } s1;
  1059. struct uvxh_gr1_tlb_mmr_control_s {
  1060. unsigned long index:12; /* RW */
  1061. unsigned long mem_sel:2; /* RW */
  1062. unsigned long rsvd_14_15:2;
  1063. unsigned long auto_valid_en:1; /* RW */
  1064. unsigned long rsvd_17_19:3;
  1065. unsigned long mmr_hash_index_en:1; /* RW */
  1066. unsigned long rsvd_21_29:9;
  1067. unsigned long mmr_write:1; /* WP */
  1068. unsigned long mmr_read:1; /* WP */
  1069. unsigned long mmr_op_done:1; /* RW */
  1070. unsigned long rsvd_33_47:15;
  1071. unsigned long rsvd_48:1;
  1072. unsigned long rsvd_49_51:3;
  1073. unsigned long rsvd_52:1;
  1074. unsigned long rsvd_53_63:11;
  1075. } sx;
  1076. struct uv2h_gr1_tlb_mmr_control_s {
  1077. unsigned long index:12; /* RW */
  1078. unsigned long mem_sel:2; /* RW */
  1079. unsigned long rsvd_14_15:2;
  1080. unsigned long auto_valid_en:1; /* RW */
  1081. unsigned long rsvd_17_19:3;
  1082. unsigned long mmr_hash_index_en:1; /* RW */
  1083. unsigned long rsvd_21_29:9;
  1084. unsigned long mmr_write:1; /* WP */
  1085. unsigned long mmr_read:1; /* WP */
  1086. unsigned long mmr_op_done:1; /* RW */
  1087. unsigned long rsvd_33_47:15;
  1088. unsigned long mmr_inj_con:1; /* RW */
  1089. unsigned long rsvd_49_51:3;
  1090. unsigned long mmr_inj_tlbram:1; /* RW */
  1091. unsigned long rsvd_53_63:11;
  1092. } s2;
  1093. struct uv3h_gr1_tlb_mmr_control_s {
  1094. unsigned long index:12; /* RW */
  1095. unsigned long mem_sel:2; /* RW */
  1096. unsigned long rsvd_14_15:2;
  1097. unsigned long auto_valid_en:1; /* RW */
  1098. unsigned long rsvd_17_19:3;
  1099. unsigned long mmr_hash_index_en:1; /* RW */
  1100. unsigned long ecc_sel:1; /* RW */
  1101. unsigned long rsvd_22_29:8;
  1102. unsigned long mmr_write:1; /* WP */
  1103. unsigned long mmr_read:1; /* WP */
  1104. unsigned long mmr_op_done:1; /* RW */
  1105. unsigned long rsvd_33_47:15;
  1106. unsigned long undef_48:1; /* Undefined */
  1107. unsigned long rsvd_49_51:3;
  1108. unsigned long undef_52:1; /* Undefined */
  1109. unsigned long rsvd_53_63:11;
  1110. } s3;
  1111. };
  1112. /* ========================================================================= */
  1113. /* UVH_GR1_TLB_MMR_READ_DATA_HI */
  1114. /* ========================================================================= */
  1115. #define UV1H_GR1_TLB_MMR_READ_DATA_HI 0x8010a0UL
  1116. #define UV2H_GR1_TLB_MMR_READ_DATA_HI 0x10010a0UL
  1117. #define UV3H_GR1_TLB_MMR_READ_DATA_HI 0x10010a0UL
  1118. #define UVH_GR1_TLB_MMR_READ_DATA_HI \
  1119. (is_uv1_hub() ? UV1H_GR1_TLB_MMR_READ_DATA_HI : \
  1120. (is_uv2_hub() ? UV2H_GR1_TLB_MMR_READ_DATA_HI : \
  1121. UV3H_GR1_TLB_MMR_READ_DATA_HI))
  1122. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  1123. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  1124. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  1125. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  1126. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  1127. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  1128. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  1129. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  1130. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  1131. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  1132. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  1133. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  1134. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  1135. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  1136. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  1137. #define UV1H_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  1138. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  1139. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  1140. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  1141. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  1142. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  1143. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  1144. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  1145. #define UVXH_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  1146. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  1147. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  1148. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  1149. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  1150. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  1151. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  1152. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  1153. #define UV2H_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  1154. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  1155. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  1156. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  1157. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  1158. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_AA_EXT_SHFT 45
  1159. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_WAY_ECC_SHFT 55
  1160. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  1161. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  1162. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  1163. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  1164. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_AA_EXT_MASK 0x0000200000000000UL
  1165. #define UV3H_GR1_TLB_MMR_READ_DATA_HI_WAY_ECC_MASK 0xff80000000000000UL
  1166. union uvh_gr1_tlb_mmr_read_data_hi_u {
  1167. unsigned long v;
  1168. struct uvh_gr1_tlb_mmr_read_data_hi_s {
  1169. unsigned long pfn:41; /* RO */
  1170. unsigned long gaa:2; /* RO */
  1171. unsigned long dirty:1; /* RO */
  1172. unsigned long larger:1; /* RO */
  1173. unsigned long rsvd_45_63:19;
  1174. } s;
  1175. struct uv1h_gr1_tlb_mmr_read_data_hi_s {
  1176. unsigned long pfn:41; /* RO */
  1177. unsigned long gaa:2; /* RO */
  1178. unsigned long dirty:1; /* RO */
  1179. unsigned long larger:1; /* RO */
  1180. unsigned long rsvd_45_63:19;
  1181. } s1;
  1182. struct uvxh_gr1_tlb_mmr_read_data_hi_s {
  1183. unsigned long pfn:41; /* RO */
  1184. unsigned long gaa:2; /* RO */
  1185. unsigned long dirty:1; /* RO */
  1186. unsigned long larger:1; /* RO */
  1187. unsigned long rsvd_45_63:19;
  1188. } sx;
  1189. struct uv2h_gr1_tlb_mmr_read_data_hi_s {
  1190. unsigned long pfn:41; /* RO */
  1191. unsigned long gaa:2; /* RO */
  1192. unsigned long dirty:1; /* RO */
  1193. unsigned long larger:1; /* RO */
  1194. unsigned long rsvd_45_63:19;
  1195. } s2;
  1196. struct uv3h_gr1_tlb_mmr_read_data_hi_s {
  1197. unsigned long pfn:41; /* RO */
  1198. unsigned long gaa:2; /* RO */
  1199. unsigned long dirty:1; /* RO */
  1200. unsigned long larger:1; /* RO */
  1201. unsigned long aa_ext:1; /* RO */
  1202. unsigned long undef_46_54:9; /* Undefined */
  1203. unsigned long way_ecc:9; /* RO */
  1204. } s3;
  1205. };
  1206. /* ========================================================================= */
  1207. /* UVH_GR1_TLB_MMR_READ_DATA_LO */
  1208. /* ========================================================================= */
  1209. #define UV1H_GR1_TLB_MMR_READ_DATA_LO 0x8010a8UL
  1210. #define UV2H_GR1_TLB_MMR_READ_DATA_LO 0x10010a8UL
  1211. #define UV3H_GR1_TLB_MMR_READ_DATA_LO 0x10010a8UL
  1212. #define UVH_GR1_TLB_MMR_READ_DATA_LO \
  1213. (is_uv1_hub() ? UV1H_GR1_TLB_MMR_READ_DATA_LO : \
  1214. (is_uv2_hub() ? UV2H_GR1_TLB_MMR_READ_DATA_LO : \
  1215. UV3H_GR1_TLB_MMR_READ_DATA_LO))
  1216. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  1217. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  1218. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  1219. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  1220. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  1221. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  1222. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  1223. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  1224. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  1225. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  1226. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  1227. #define UV1H_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  1228. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  1229. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  1230. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  1231. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  1232. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  1233. #define UVXH_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  1234. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  1235. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  1236. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  1237. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  1238. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  1239. #define UV2H_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  1240. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  1241. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  1242. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  1243. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  1244. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  1245. #define UV3H_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  1246. union uvh_gr1_tlb_mmr_read_data_lo_u {
  1247. unsigned long v;
  1248. struct uvh_gr1_tlb_mmr_read_data_lo_s {
  1249. unsigned long vpn:39; /* RO */
  1250. unsigned long asid:24; /* RO */
  1251. unsigned long valid:1; /* RO */
  1252. } s;
  1253. struct uv1h_gr1_tlb_mmr_read_data_lo_s {
  1254. unsigned long vpn:39; /* RO */
  1255. unsigned long asid:24; /* RO */
  1256. unsigned long valid:1; /* RO */
  1257. } s1;
  1258. struct uvxh_gr1_tlb_mmr_read_data_lo_s {
  1259. unsigned long vpn:39; /* RO */
  1260. unsigned long asid:24; /* RO */
  1261. unsigned long valid:1; /* RO */
  1262. } sx;
  1263. struct uv2h_gr1_tlb_mmr_read_data_lo_s {
  1264. unsigned long vpn:39; /* RO */
  1265. unsigned long asid:24; /* RO */
  1266. unsigned long valid:1; /* RO */
  1267. } s2;
  1268. struct uv3h_gr1_tlb_mmr_read_data_lo_s {
  1269. unsigned long vpn:39; /* RO */
  1270. unsigned long asid:24; /* RO */
  1271. unsigned long valid:1; /* RO */
  1272. } s3;
  1273. };
  1274. /* ========================================================================= */
  1275. /* UVH_INT_CMPB */
  1276. /* ========================================================================= */
  1277. #define UVH_INT_CMPB 0x22080UL
  1278. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  1279. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  1280. union uvh_int_cmpb_u {
  1281. unsigned long v;
  1282. struct uvh_int_cmpb_s {
  1283. unsigned long real_time_cmpb:56; /* RW */
  1284. unsigned long rsvd_56_63:8;
  1285. } s;
  1286. };
  1287. /* ========================================================================= */
  1288. /* UVH_INT_CMPC */
  1289. /* ========================================================================= */
  1290. #define UVH_INT_CMPC 0x22100UL
  1291. #define UV1H_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  1292. #define UV1H_INT_CMPC_REAL_TIME_CMPC_MASK 0x00ffffffffffffffUL
  1293. #define UVXH_INT_CMPC_REAL_TIME_CMP_2_SHFT 0
  1294. #define UVXH_INT_CMPC_REAL_TIME_CMP_2_MASK 0x00ffffffffffffffUL
  1295. union uvh_int_cmpc_u {
  1296. unsigned long v;
  1297. struct uvh_int_cmpc_s {
  1298. unsigned long real_time_cmpc:56; /* RW */
  1299. unsigned long rsvd_56_63:8;
  1300. } s;
  1301. };
  1302. /* ========================================================================= */
  1303. /* UVH_INT_CMPD */
  1304. /* ========================================================================= */
  1305. #define UVH_INT_CMPD 0x22180UL
  1306. #define UV1H_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  1307. #define UV1H_INT_CMPD_REAL_TIME_CMPD_MASK 0x00ffffffffffffffUL
  1308. #define UVXH_INT_CMPD_REAL_TIME_CMP_3_SHFT 0
  1309. #define UVXH_INT_CMPD_REAL_TIME_CMP_3_MASK 0x00ffffffffffffffUL
  1310. union uvh_int_cmpd_u {
  1311. unsigned long v;
  1312. struct uvh_int_cmpd_s {
  1313. unsigned long real_time_cmpd:56; /* RW */
  1314. unsigned long rsvd_56_63:8;
  1315. } s;
  1316. };
  1317. /* ========================================================================= */
  1318. /* UVH_IPI_INT */
  1319. /* ========================================================================= */
  1320. #define UVH_IPI_INT 0x60500UL
  1321. #define UVH_IPI_INT_32 0x348
  1322. #define UVH_IPI_INT_VECTOR_SHFT 0
  1323. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  1324. #define UVH_IPI_INT_DESTMODE_SHFT 11
  1325. #define UVH_IPI_INT_APIC_ID_SHFT 16
  1326. #define UVH_IPI_INT_SEND_SHFT 63
  1327. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  1328. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  1329. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  1330. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  1331. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  1332. union uvh_ipi_int_u {
  1333. unsigned long v;
  1334. struct uvh_ipi_int_s {
  1335. unsigned long vector_:8; /* RW */
  1336. unsigned long delivery_mode:3; /* RW */
  1337. unsigned long destmode:1; /* RW */
  1338. unsigned long rsvd_12_15:4;
  1339. unsigned long apic_id:32; /* RW */
  1340. unsigned long rsvd_48_62:15;
  1341. unsigned long send:1; /* WP */
  1342. } s;
  1343. };
  1344. /* ========================================================================= */
  1345. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  1346. /* ========================================================================= */
  1347. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  1348. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x9c0
  1349. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  1350. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  1351. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  1352. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  1353. union uvh_lb_bau_intd_payload_queue_first_u {
  1354. unsigned long v;
  1355. struct uvh_lb_bau_intd_payload_queue_first_s {
  1356. unsigned long rsvd_0_3:4;
  1357. unsigned long address:39; /* RW */
  1358. unsigned long rsvd_43_48:6;
  1359. unsigned long node_id:14; /* RW */
  1360. unsigned long rsvd_63:1;
  1361. } s;
  1362. };
  1363. /* ========================================================================= */
  1364. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  1365. /* ========================================================================= */
  1366. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  1367. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x9c8
  1368. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  1369. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  1370. union uvh_lb_bau_intd_payload_queue_last_u {
  1371. unsigned long v;
  1372. struct uvh_lb_bau_intd_payload_queue_last_s {
  1373. unsigned long rsvd_0_3:4;
  1374. unsigned long address:39; /* RW */
  1375. unsigned long rsvd_43_63:21;
  1376. } s;
  1377. };
  1378. /* ========================================================================= */
  1379. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  1380. /* ========================================================================= */
  1381. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  1382. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x9d0
  1383. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  1384. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  1385. union uvh_lb_bau_intd_payload_queue_tail_u {
  1386. unsigned long v;
  1387. struct uvh_lb_bau_intd_payload_queue_tail_s {
  1388. unsigned long rsvd_0_3:4;
  1389. unsigned long address:39; /* RW */
  1390. unsigned long rsvd_43_63:21;
  1391. } s;
  1392. };
  1393. /* ========================================================================= */
  1394. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  1395. /* ========================================================================= */
  1396. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  1397. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0xa68
  1398. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  1399. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  1400. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  1401. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  1402. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  1403. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  1404. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  1405. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  1406. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  1407. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  1408. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  1409. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  1410. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  1411. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  1412. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  1413. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  1414. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  1415. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  1416. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  1417. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  1418. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  1419. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  1420. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  1421. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  1422. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  1423. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  1424. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  1425. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  1426. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  1427. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  1428. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  1429. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  1430. union uvh_lb_bau_intd_software_acknowledge_u {
  1431. unsigned long v;
  1432. struct uvh_lb_bau_intd_software_acknowledge_s {
  1433. unsigned long pending_0:1; /* RW, W1C */
  1434. unsigned long pending_1:1; /* RW, W1C */
  1435. unsigned long pending_2:1; /* RW, W1C */
  1436. unsigned long pending_3:1; /* RW, W1C */
  1437. unsigned long pending_4:1; /* RW, W1C */
  1438. unsigned long pending_5:1; /* RW, W1C */
  1439. unsigned long pending_6:1; /* RW, W1C */
  1440. unsigned long pending_7:1; /* RW, W1C */
  1441. unsigned long timeout_0:1; /* RW, W1C */
  1442. unsigned long timeout_1:1; /* RW, W1C */
  1443. unsigned long timeout_2:1; /* RW, W1C */
  1444. unsigned long timeout_3:1; /* RW, W1C */
  1445. unsigned long timeout_4:1; /* RW, W1C */
  1446. unsigned long timeout_5:1; /* RW, W1C */
  1447. unsigned long timeout_6:1; /* RW, W1C */
  1448. unsigned long timeout_7:1; /* RW, W1C */
  1449. unsigned long rsvd_16_63:48;
  1450. } s;
  1451. };
  1452. /* ========================================================================= */
  1453. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  1454. /* ========================================================================= */
  1455. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x320088UL
  1456. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0xa70
  1457. /* ========================================================================= */
  1458. /* UVH_LB_BAU_MISC_CONTROL */
  1459. /* ========================================================================= */
  1460. #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
  1461. #define UV1H_LB_BAU_MISC_CONTROL 0x320170UL
  1462. #define UV2H_LB_BAU_MISC_CONTROL 0x320170UL
  1463. #define UV3H_LB_BAU_MISC_CONTROL 0x320170UL
  1464. #define UVH_LB_BAU_MISC_CONTROL_32 0xa10
  1465. #define UV1H_LB_BAU_MISC_CONTROL_32 0x320170UL
  1466. #define UV2H_LB_BAU_MISC_CONTROL_32 0x320170UL
  1467. #define UV3H_LB_BAU_MISC_CONTROL_32 0x320170UL
  1468. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1469. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1470. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1471. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1472. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1473. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1474. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1475. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1476. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1477. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1478. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1479. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1480. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1481. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1482. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1483. #define UVH_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1484. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1485. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1486. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1487. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1488. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1489. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1490. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1491. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1492. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1493. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1494. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1495. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1496. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1497. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1498. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1499. #define UVH_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1500. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1501. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1502. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1503. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1504. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1505. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1506. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1507. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1508. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1509. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1510. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1511. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1512. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1513. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1514. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1515. #define UV1H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1516. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1517. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1518. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1519. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1520. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1521. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1522. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1523. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1524. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1525. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1526. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1527. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1528. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1529. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1530. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1531. #define UV1H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1532. #define UVXH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1533. #define UVXH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1534. #define UVXH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1535. #define UVXH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1536. #define UVXH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1537. #define UVXH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1538. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1539. #define UVXH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1540. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1541. #define UVXH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1542. #define UVXH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1543. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1544. #define UVXH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1545. #define UVXH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1546. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1547. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
  1548. #define UVXH_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
  1549. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
  1550. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
  1551. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
  1552. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
  1553. #define UVXH_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
  1554. #define UVXH_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1555. #define UVXH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1556. #define UVXH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1557. #define UVXH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1558. #define UVXH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1559. #define UVXH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1560. #define UVXH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1561. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1562. #define UVXH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1563. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1564. #define UVXH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1565. #define UVXH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1566. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1567. #define UVXH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1568. #define UVXH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1569. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1570. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
  1571. #define UVXH_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
  1572. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
  1573. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
  1574. #define UVXH_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
  1575. #define UVXH_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
  1576. #define UVXH_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
  1577. #define UVXH_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1578. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1579. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1580. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1581. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1582. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1583. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1584. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1585. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1586. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1587. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1588. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1589. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1590. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1591. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1592. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1593. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
  1594. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
  1595. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
  1596. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
  1597. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
  1598. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
  1599. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
  1600. #define UV2H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1601. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1602. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1603. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1604. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1605. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1606. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1607. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1608. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1609. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1610. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1611. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1612. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1613. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1614. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1615. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1616. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
  1617. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
  1618. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
  1619. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
  1620. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
  1621. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
  1622. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
  1623. #define UV2H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1624. #define UV3H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1625. #define UV3H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1626. #define UV3H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1627. #define UV3H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1628. #define UV3H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1629. #define UV3H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1630. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1631. #define UV3H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1632. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1633. #define UV3H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1634. #define UV3H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1635. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1636. #define UV3H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1637. #define UV3H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1638. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1639. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
  1640. #define UV3H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
  1641. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
  1642. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
  1643. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
  1644. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
  1645. #define UV3H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
  1646. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_QUIESCE_MSGS_TO_QPI_SHFT 36
  1647. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_INTD_PREFETCH_HINT_SHFT 37
  1648. #define UV3H_LB_BAU_MISC_CONTROL_THREAD_KILL_TIMEBASE_SHFT 38
  1649. #define UV3H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1650. #define UV3H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1651. #define UV3H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1652. #define UV3H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1653. #define UV3H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1654. #define UV3H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1655. #define UV3H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1656. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1657. #define UV3H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1658. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1659. #define UV3H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1660. #define UV3H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1661. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1662. #define UV3H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1663. #define UV3H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1664. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1665. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
  1666. #define UV3H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
  1667. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
  1668. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
  1669. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
  1670. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
  1671. #define UV3H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
  1672. #define UV3H_LB_BAU_MISC_CONTROL_SUPPRESS_QUIESCE_MSGS_TO_QPI_MASK 0x0000001000000000UL
  1673. #define UV3H_LB_BAU_MISC_CONTROL_ENABLE_INTD_PREFETCH_HINT_MASK 0x0000002000000000UL
  1674. #define UV3H_LB_BAU_MISC_CONTROL_THREAD_KILL_TIMEBASE_MASK 0x00003fc000000000UL
  1675. #define UV3H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1676. union uvh_lb_bau_misc_control_u {
  1677. unsigned long v;
  1678. struct uvh_lb_bau_misc_control_s {
  1679. unsigned long rejection_delay:8; /* RW */
  1680. unsigned long apic_mode:1; /* RW */
  1681. unsigned long force_broadcast:1; /* RW */
  1682. unsigned long force_lock_nop:1; /* RW */
  1683. unsigned long qpi_agent_presence_vector:3; /* RW */
  1684. unsigned long descriptor_fetch_mode:1; /* RW */
  1685. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1686. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1687. unsigned long enable_dual_mapping_mode:1; /* RW */
  1688. unsigned long vga_io_port_decode_enable:1; /* RW */
  1689. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1690. unsigned long suppress_dest_registration:1; /* RW */
  1691. unsigned long programmed_initial_priority:3; /* RW */
  1692. unsigned long use_incoming_priority:1; /* RW */
  1693. unsigned long enable_programmed_initial_priority:1;/* RW */
  1694. unsigned long rsvd_29_47:19;
  1695. unsigned long fun:16; /* RW */
  1696. } s;
  1697. struct uv1h_lb_bau_misc_control_s {
  1698. unsigned long rejection_delay:8; /* RW */
  1699. unsigned long apic_mode:1; /* RW */
  1700. unsigned long force_broadcast:1; /* RW */
  1701. unsigned long force_lock_nop:1; /* RW */
  1702. unsigned long qpi_agent_presence_vector:3; /* RW */
  1703. unsigned long descriptor_fetch_mode:1; /* RW */
  1704. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1705. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1706. unsigned long enable_dual_mapping_mode:1; /* RW */
  1707. unsigned long vga_io_port_decode_enable:1; /* RW */
  1708. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1709. unsigned long suppress_dest_registration:1; /* RW */
  1710. unsigned long programmed_initial_priority:3; /* RW */
  1711. unsigned long use_incoming_priority:1; /* RW */
  1712. unsigned long enable_programmed_initial_priority:1;/* RW */
  1713. unsigned long rsvd_29_47:19;
  1714. unsigned long fun:16; /* RW */
  1715. } s1;
  1716. struct uvxh_lb_bau_misc_control_s {
  1717. unsigned long rejection_delay:8; /* RW */
  1718. unsigned long apic_mode:1; /* RW */
  1719. unsigned long force_broadcast:1; /* RW */
  1720. unsigned long force_lock_nop:1; /* RW */
  1721. unsigned long qpi_agent_presence_vector:3; /* RW */
  1722. unsigned long descriptor_fetch_mode:1; /* RW */
  1723. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1724. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1725. unsigned long enable_dual_mapping_mode:1; /* RW */
  1726. unsigned long vga_io_port_decode_enable:1; /* RW */
  1727. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1728. unsigned long suppress_dest_registration:1; /* RW */
  1729. unsigned long programmed_initial_priority:3; /* RW */
  1730. unsigned long use_incoming_priority:1; /* RW */
  1731. unsigned long enable_programmed_initial_priority:1;/* RW */
  1732. unsigned long enable_automatic_apic_mode_selection:1;/* RW */
  1733. unsigned long apic_mode_status:1; /* RO */
  1734. unsigned long suppress_interrupts_to_self:1; /* RW */
  1735. unsigned long enable_lock_based_system_flush:1;/* RW */
  1736. unsigned long enable_extended_sb_status:1; /* RW */
  1737. unsigned long suppress_int_prio_udt_to_self:1;/* RW */
  1738. unsigned long use_legacy_descriptor_formats:1;/* RW */
  1739. unsigned long rsvd_36_47:12;
  1740. unsigned long fun:16; /* RW */
  1741. } sx;
  1742. struct uv2h_lb_bau_misc_control_s {
  1743. unsigned long rejection_delay:8; /* RW */
  1744. unsigned long apic_mode:1; /* RW */
  1745. unsigned long force_broadcast:1; /* RW */
  1746. unsigned long force_lock_nop:1; /* RW */
  1747. unsigned long qpi_agent_presence_vector:3; /* RW */
  1748. unsigned long descriptor_fetch_mode:1; /* RW */
  1749. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1750. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1751. unsigned long enable_dual_mapping_mode:1; /* RW */
  1752. unsigned long vga_io_port_decode_enable:1; /* RW */
  1753. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1754. unsigned long suppress_dest_registration:1; /* RW */
  1755. unsigned long programmed_initial_priority:3; /* RW */
  1756. unsigned long use_incoming_priority:1; /* RW */
  1757. unsigned long enable_programmed_initial_priority:1;/* RW */
  1758. unsigned long enable_automatic_apic_mode_selection:1;/* RW */
  1759. unsigned long apic_mode_status:1; /* RO */
  1760. unsigned long suppress_interrupts_to_self:1; /* RW */
  1761. unsigned long enable_lock_based_system_flush:1;/* RW */
  1762. unsigned long enable_extended_sb_status:1; /* RW */
  1763. unsigned long suppress_int_prio_udt_to_self:1;/* RW */
  1764. unsigned long use_legacy_descriptor_formats:1;/* RW */
  1765. unsigned long rsvd_36_47:12;
  1766. unsigned long fun:16; /* RW */
  1767. } s2;
  1768. struct uv3h_lb_bau_misc_control_s {
  1769. unsigned long rejection_delay:8; /* RW */
  1770. unsigned long apic_mode:1; /* RW */
  1771. unsigned long force_broadcast:1; /* RW */
  1772. unsigned long force_lock_nop:1; /* RW */
  1773. unsigned long qpi_agent_presence_vector:3; /* RW */
  1774. unsigned long descriptor_fetch_mode:1; /* RW */
  1775. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1776. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1777. unsigned long enable_dual_mapping_mode:1; /* RW */
  1778. unsigned long vga_io_port_decode_enable:1; /* RW */
  1779. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1780. unsigned long suppress_dest_registration:1; /* RW */
  1781. unsigned long programmed_initial_priority:3; /* RW */
  1782. unsigned long use_incoming_priority:1; /* RW */
  1783. unsigned long enable_programmed_initial_priority:1;/* RW */
  1784. unsigned long enable_automatic_apic_mode_selection:1;/* RW */
  1785. unsigned long apic_mode_status:1; /* RO */
  1786. unsigned long suppress_interrupts_to_self:1; /* RW */
  1787. unsigned long enable_lock_based_system_flush:1;/* RW */
  1788. unsigned long enable_extended_sb_status:1; /* RW */
  1789. unsigned long suppress_int_prio_udt_to_self:1;/* RW */
  1790. unsigned long use_legacy_descriptor_formats:1;/* RW */
  1791. unsigned long suppress_quiesce_msgs_to_qpi:1; /* RW */
  1792. unsigned long enable_intd_prefetch_hint:1; /* RW */
  1793. unsigned long thread_kill_timebase:8; /* RW */
  1794. unsigned long rsvd_46_47:2;
  1795. unsigned long fun:16; /* RW */
  1796. } s3;
  1797. };
  1798. /* ========================================================================= */
  1799. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  1800. /* ========================================================================= */
  1801. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  1802. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x9a8
  1803. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  1804. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  1805. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  1806. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  1807. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  1808. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  1809. union uvh_lb_bau_sb_activation_control_u {
  1810. unsigned long v;
  1811. struct uvh_lb_bau_sb_activation_control_s {
  1812. unsigned long index:6; /* RW */
  1813. unsigned long rsvd_6_61:56;
  1814. unsigned long push:1; /* WP */
  1815. unsigned long init:1; /* WP */
  1816. } s;
  1817. };
  1818. /* ========================================================================= */
  1819. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  1820. /* ========================================================================= */
  1821. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  1822. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x9b0
  1823. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  1824. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  1825. union uvh_lb_bau_sb_activation_status_0_u {
  1826. unsigned long v;
  1827. struct uvh_lb_bau_sb_activation_status_0_s {
  1828. unsigned long status:64; /* RW */
  1829. } s;
  1830. };
  1831. /* ========================================================================= */
  1832. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  1833. /* ========================================================================= */
  1834. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  1835. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x9b8
  1836. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  1837. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  1838. union uvh_lb_bau_sb_activation_status_1_u {
  1839. unsigned long v;
  1840. struct uvh_lb_bau_sb_activation_status_1_s {
  1841. unsigned long status:64; /* RW */
  1842. } s;
  1843. };
  1844. /* ========================================================================= */
  1845. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  1846. /* ========================================================================= */
  1847. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  1848. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x9a0
  1849. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  1850. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  1851. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  1852. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  1853. union uvh_lb_bau_sb_descriptor_base_u {
  1854. unsigned long v;
  1855. struct uvh_lb_bau_sb_descriptor_base_s {
  1856. unsigned long rsvd_0_11:12;
  1857. unsigned long page_address:31; /* RW */
  1858. unsigned long rsvd_43_48:6;
  1859. unsigned long node_id:14; /* RW */
  1860. unsigned long rsvd_63:1;
  1861. } s;
  1862. };
  1863. /* ========================================================================= */
  1864. /* UVH_NODE_ID */
  1865. /* ========================================================================= */
  1866. #define UVH_NODE_ID 0x0UL
  1867. #define UV1H_NODE_ID 0x0UL
  1868. #define UV2H_NODE_ID 0x0UL
  1869. #define UV3H_NODE_ID 0x0UL
  1870. #define UVH_NODE_ID_FORCE1_SHFT 0
  1871. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  1872. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  1873. #define UVH_NODE_ID_REVISION_SHFT 28
  1874. #define UVH_NODE_ID_NODE_ID_SHFT 32
  1875. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1876. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1877. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1878. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1879. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1880. #define UV1H_NODE_ID_FORCE1_SHFT 0
  1881. #define UV1H_NODE_ID_MANUFACTURER_SHFT 1
  1882. #define UV1H_NODE_ID_PART_NUMBER_SHFT 12
  1883. #define UV1H_NODE_ID_REVISION_SHFT 28
  1884. #define UV1H_NODE_ID_NODE_ID_SHFT 32
  1885. #define UV1H_NODE_ID_NODES_PER_BIT_SHFT 48
  1886. #define UV1H_NODE_ID_NI_PORT_SHFT 56
  1887. #define UV1H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1888. #define UV1H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1889. #define UV1H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1890. #define UV1H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1891. #define UV1H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1892. #define UV1H_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  1893. #define UV1H_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  1894. #define UVXH_NODE_ID_FORCE1_SHFT 0
  1895. #define UVXH_NODE_ID_MANUFACTURER_SHFT 1
  1896. #define UVXH_NODE_ID_PART_NUMBER_SHFT 12
  1897. #define UVXH_NODE_ID_REVISION_SHFT 28
  1898. #define UVXH_NODE_ID_NODE_ID_SHFT 32
  1899. #define UVXH_NODE_ID_NODES_PER_BIT_SHFT 50
  1900. #define UVXH_NODE_ID_NI_PORT_SHFT 57
  1901. #define UVXH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1902. #define UVXH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1903. #define UVXH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1904. #define UVXH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1905. #define UVXH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1906. #define UVXH_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
  1907. #define UVXH_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
  1908. #define UV2H_NODE_ID_FORCE1_SHFT 0
  1909. #define UV2H_NODE_ID_MANUFACTURER_SHFT 1
  1910. #define UV2H_NODE_ID_PART_NUMBER_SHFT 12
  1911. #define UV2H_NODE_ID_REVISION_SHFT 28
  1912. #define UV2H_NODE_ID_NODE_ID_SHFT 32
  1913. #define UV2H_NODE_ID_NODES_PER_BIT_SHFT 50
  1914. #define UV2H_NODE_ID_NI_PORT_SHFT 57
  1915. #define UV2H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1916. #define UV2H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1917. #define UV2H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1918. #define UV2H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1919. #define UV2H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1920. #define UV2H_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
  1921. #define UV2H_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
  1922. #define UV3H_NODE_ID_FORCE1_SHFT 0
  1923. #define UV3H_NODE_ID_MANUFACTURER_SHFT 1
  1924. #define UV3H_NODE_ID_PART_NUMBER_SHFT 12
  1925. #define UV3H_NODE_ID_REVISION_SHFT 28
  1926. #define UV3H_NODE_ID_NODE_ID_SHFT 32
  1927. #define UV3H_NODE_ID_ROUTER_SELECT_SHFT 48
  1928. #define UV3H_NODE_ID_RESERVED_2_SHFT 49
  1929. #define UV3H_NODE_ID_NODES_PER_BIT_SHFT 50
  1930. #define UV3H_NODE_ID_NI_PORT_SHFT 57
  1931. #define UV3H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1932. #define UV3H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1933. #define UV3H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1934. #define UV3H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1935. #define UV3H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1936. #define UV3H_NODE_ID_ROUTER_SELECT_MASK 0x0001000000000000UL
  1937. #define UV3H_NODE_ID_RESERVED_2_MASK 0x0002000000000000UL
  1938. #define UV3H_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
  1939. #define UV3H_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
  1940. union uvh_node_id_u {
  1941. unsigned long v;
  1942. struct uvh_node_id_s {
  1943. unsigned long force1:1; /* RO */
  1944. unsigned long manufacturer:11; /* RO */
  1945. unsigned long part_number:16; /* RO */
  1946. unsigned long revision:4; /* RO */
  1947. unsigned long node_id:15; /* RW */
  1948. unsigned long rsvd_47_63:17;
  1949. } s;
  1950. struct uv1h_node_id_s {
  1951. unsigned long force1:1; /* RO */
  1952. unsigned long manufacturer:11; /* RO */
  1953. unsigned long part_number:16; /* RO */
  1954. unsigned long revision:4; /* RO */
  1955. unsigned long node_id:15; /* RW */
  1956. unsigned long rsvd_47:1;
  1957. unsigned long nodes_per_bit:7; /* RW */
  1958. unsigned long rsvd_55:1;
  1959. unsigned long ni_port:4; /* RO */
  1960. unsigned long rsvd_60_63:4;
  1961. } s1;
  1962. struct uvxh_node_id_s {
  1963. unsigned long force1:1; /* RO */
  1964. unsigned long manufacturer:11; /* RO */
  1965. unsigned long part_number:16; /* RO */
  1966. unsigned long revision:4; /* RO */
  1967. unsigned long node_id:15; /* RW */
  1968. unsigned long rsvd_47_49:3;
  1969. unsigned long nodes_per_bit:7; /* RO */
  1970. unsigned long ni_port:5; /* RO */
  1971. unsigned long rsvd_62_63:2;
  1972. } sx;
  1973. struct uv2h_node_id_s {
  1974. unsigned long force1:1; /* RO */
  1975. unsigned long manufacturer:11; /* RO */
  1976. unsigned long part_number:16; /* RO */
  1977. unsigned long revision:4; /* RO */
  1978. unsigned long node_id:15; /* RW */
  1979. unsigned long rsvd_47_49:3;
  1980. unsigned long nodes_per_bit:7; /* RO */
  1981. unsigned long ni_port:5; /* RO */
  1982. unsigned long rsvd_62_63:2;
  1983. } s2;
  1984. struct uv3h_node_id_s {
  1985. unsigned long force1:1; /* RO */
  1986. unsigned long manufacturer:11; /* RO */
  1987. unsigned long part_number:16; /* RO */
  1988. unsigned long revision:4; /* RO */
  1989. unsigned long node_id:15; /* RW */
  1990. unsigned long rsvd_47:1;
  1991. unsigned long router_select:1; /* RO */
  1992. unsigned long rsvd_49:1;
  1993. unsigned long nodes_per_bit:7; /* RO */
  1994. unsigned long ni_port:5; /* RO */
  1995. unsigned long rsvd_62_63:2;
  1996. } s3;
  1997. };
  1998. /* ========================================================================= */
  1999. /* UVH_NODE_PRESENT_TABLE */
  2000. /* ========================================================================= */
  2001. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  2002. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  2003. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  2004. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  2005. union uvh_node_present_table_u {
  2006. unsigned long v;
  2007. struct uvh_node_present_table_s {
  2008. unsigned long nodes:64; /* RW */
  2009. } s;
  2010. };
  2011. /* ========================================================================= */
  2012. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR */
  2013. /* ========================================================================= */
  2014. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR 0x16000c8UL
  2015. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_SHFT 24
  2016. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_SHFT 48
  2017. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_SHFT 63
  2018. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_MASK 0x00000000ff000000UL
  2019. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_MASK 0x001f000000000000UL
  2020. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_MASK 0x8000000000000000UL
  2021. union uvh_rh_gam_alias210_overlay_config_0_mmr_u {
  2022. unsigned long v;
  2023. struct uvh_rh_gam_alias210_overlay_config_0_mmr_s {
  2024. unsigned long rsvd_0_23:24;
  2025. unsigned long base:8; /* RW */
  2026. unsigned long rsvd_32_47:16;
  2027. unsigned long m_alias:5; /* RW */
  2028. unsigned long rsvd_53_62:10;
  2029. unsigned long enable:1; /* RW */
  2030. } s;
  2031. };
  2032. /* ========================================================================= */
  2033. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR */
  2034. /* ========================================================================= */
  2035. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR 0x16000d8UL
  2036. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_SHFT 24
  2037. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_SHFT 48
  2038. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_SHFT 63
  2039. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_MASK 0x00000000ff000000UL
  2040. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_MASK 0x001f000000000000UL
  2041. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_MASK 0x8000000000000000UL
  2042. union uvh_rh_gam_alias210_overlay_config_1_mmr_u {
  2043. unsigned long v;
  2044. struct uvh_rh_gam_alias210_overlay_config_1_mmr_s {
  2045. unsigned long rsvd_0_23:24;
  2046. unsigned long base:8; /* RW */
  2047. unsigned long rsvd_32_47:16;
  2048. unsigned long m_alias:5; /* RW */
  2049. unsigned long rsvd_53_62:10;
  2050. unsigned long enable:1; /* RW */
  2051. } s;
  2052. };
  2053. /* ========================================================================= */
  2054. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR */
  2055. /* ========================================================================= */
  2056. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR 0x16000e8UL
  2057. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_SHFT 24
  2058. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_SHFT 48
  2059. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_SHFT 63
  2060. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_MASK 0x00000000ff000000UL
  2061. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_MASK 0x001f000000000000UL
  2062. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_MASK 0x8000000000000000UL
  2063. union uvh_rh_gam_alias210_overlay_config_2_mmr_u {
  2064. unsigned long v;
  2065. struct uvh_rh_gam_alias210_overlay_config_2_mmr_s {
  2066. unsigned long rsvd_0_23:24;
  2067. unsigned long base:8; /* RW */
  2068. unsigned long rsvd_32_47:16;
  2069. unsigned long m_alias:5; /* RW */
  2070. unsigned long rsvd_53_62:10;
  2071. unsigned long enable:1; /* RW */
  2072. } s;
  2073. };
  2074. /* ========================================================================= */
  2075. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  2076. /* ========================================================================= */
  2077. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  2078. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  2079. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  2080. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  2081. unsigned long v;
  2082. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  2083. unsigned long rsvd_0_23:24;
  2084. unsigned long dest_base:22; /* RW */
  2085. unsigned long rsvd_46_63:18;
  2086. } s;
  2087. };
  2088. /* ========================================================================= */
  2089. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  2090. /* ========================================================================= */
  2091. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  2092. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  2093. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  2094. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  2095. unsigned long v;
  2096. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  2097. unsigned long rsvd_0_23:24;
  2098. unsigned long dest_base:22; /* RW */
  2099. unsigned long rsvd_46_63:18;
  2100. } s;
  2101. };
  2102. /* ========================================================================= */
  2103. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  2104. /* ========================================================================= */
  2105. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  2106. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  2107. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  2108. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  2109. unsigned long v;
  2110. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  2111. unsigned long rsvd_0_23:24;
  2112. unsigned long dest_base:22; /* RW */
  2113. unsigned long rsvd_46_63:18;
  2114. } s;
  2115. };
  2116. /* ========================================================================= */
  2117. /* UVH_RH_GAM_CONFIG_MMR */
  2118. /* ========================================================================= */
  2119. #define UVH_RH_GAM_CONFIG_MMR 0x1600000UL
  2120. #define UV1H_RH_GAM_CONFIG_MMR 0x1600000UL
  2121. #define UV2H_RH_GAM_CONFIG_MMR 0x1600000UL
  2122. #define UV3H_RH_GAM_CONFIG_MMR 0x1600000UL
  2123. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  2124. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  2125. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  2126. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  2127. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  2128. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  2129. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_SHFT 12
  2130. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  2131. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  2132. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_MASK 0x0000000000001000UL
  2133. #define UVXH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  2134. #define UVXH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  2135. #define UVXH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  2136. #define UVXH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  2137. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  2138. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  2139. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  2140. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  2141. #define UV3H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  2142. #define UV3H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  2143. #define UV3H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  2144. #define UV3H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  2145. union uvh_rh_gam_config_mmr_u {
  2146. unsigned long v;
  2147. struct uvh_rh_gam_config_mmr_s {
  2148. unsigned long m_skt:6; /* RW */
  2149. unsigned long n_skt:4; /* RW */
  2150. unsigned long rsvd_10_63:54;
  2151. } s;
  2152. struct uv1h_rh_gam_config_mmr_s {
  2153. unsigned long m_skt:6; /* RW */
  2154. unsigned long n_skt:4; /* RW */
  2155. unsigned long rsvd_10_11:2;
  2156. unsigned long mmiol_cfg:1; /* RW */
  2157. unsigned long rsvd_13_63:51;
  2158. } s1;
  2159. struct uvxh_rh_gam_config_mmr_s {
  2160. unsigned long m_skt:6; /* RW */
  2161. unsigned long n_skt:4; /* RW */
  2162. unsigned long rsvd_10_63:54;
  2163. } sx;
  2164. struct uv2h_rh_gam_config_mmr_s {
  2165. unsigned long m_skt:6; /* RW */
  2166. unsigned long n_skt:4; /* RW */
  2167. unsigned long rsvd_10_63:54;
  2168. } s2;
  2169. struct uv3h_rh_gam_config_mmr_s {
  2170. unsigned long m_skt:6; /* RW */
  2171. unsigned long n_skt:4; /* RW */
  2172. unsigned long rsvd_10_63:54;
  2173. } s3;
  2174. };
  2175. /* ========================================================================= */
  2176. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  2177. /* ========================================================================= */
  2178. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  2179. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  2180. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  2181. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  2182. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  2183. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  2184. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2185. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  2186. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  2187. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2188. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  2189. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  2190. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  2191. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2192. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  2193. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  2194. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  2195. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2196. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  2197. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  2198. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2199. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  2200. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  2201. #define UVXH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2202. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  2203. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  2204. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2205. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  2206. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  2207. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2208. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  2209. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  2210. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_MODE_SHFT 62
  2211. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2212. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  2213. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  2214. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_MODE_MASK 0x4000000000000000UL
  2215. #define UV3H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2216. union uvh_rh_gam_gru_overlay_config_mmr_u {
  2217. unsigned long v;
  2218. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  2219. unsigned long rsvd_0_27:28;
  2220. unsigned long base:18; /* RW */
  2221. unsigned long rsvd_46_51:6;
  2222. unsigned long n_gru:4; /* RW */
  2223. unsigned long rsvd_56_62:7;
  2224. unsigned long enable:1; /* RW */
  2225. } s;
  2226. struct uv1h_rh_gam_gru_overlay_config_mmr_s {
  2227. unsigned long rsvd_0_27:28;
  2228. unsigned long base:18; /* RW */
  2229. unsigned long rsvd_46_47:2;
  2230. unsigned long gr4:1; /* RW */
  2231. unsigned long rsvd_49_51:3;
  2232. unsigned long n_gru:4; /* RW */
  2233. unsigned long rsvd_56_62:7;
  2234. unsigned long enable:1; /* RW */
  2235. } s1;
  2236. struct uvxh_rh_gam_gru_overlay_config_mmr_s {
  2237. unsigned long rsvd_0_27:28;
  2238. unsigned long base:18; /* RW */
  2239. unsigned long rsvd_46_51:6;
  2240. unsigned long n_gru:4; /* RW */
  2241. unsigned long rsvd_56_62:7;
  2242. unsigned long enable:1; /* RW */
  2243. } sx;
  2244. struct uv2h_rh_gam_gru_overlay_config_mmr_s {
  2245. unsigned long rsvd_0_27:28;
  2246. unsigned long base:18; /* RW */
  2247. unsigned long rsvd_46_51:6;
  2248. unsigned long n_gru:4; /* RW */
  2249. unsigned long rsvd_56_62:7;
  2250. unsigned long enable:1; /* RW */
  2251. } s2;
  2252. struct uv3h_rh_gam_gru_overlay_config_mmr_s {
  2253. unsigned long rsvd_0_27:28;
  2254. unsigned long base:18; /* RW */
  2255. unsigned long rsvd_46_51:6;
  2256. unsigned long n_gru:4; /* RW */
  2257. unsigned long rsvd_56_61:6;
  2258. unsigned long mode:1; /* RW */
  2259. unsigned long enable:1; /* RW */
  2260. } s3;
  2261. };
  2262. /* ========================================================================= */
  2263. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  2264. /* ========================================================================= */
  2265. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  2266. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  2267. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  2268. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  2269. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  2270. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2271. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  2272. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  2273. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  2274. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2275. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 27
  2276. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  2277. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  2278. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2279. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff8000000UL
  2280. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  2281. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  2282. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2283. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  2284. unsigned long v;
  2285. struct uv1h_rh_gam_mmioh_overlay_config_mmr_s {
  2286. unsigned long rsvd_0_29:30;
  2287. unsigned long base:16; /* RW */
  2288. unsigned long m_io:6; /* RW */
  2289. unsigned long n_io:4; /* RW */
  2290. unsigned long rsvd_56_62:7;
  2291. unsigned long enable:1; /* RW */
  2292. } s1;
  2293. struct uv2h_rh_gam_mmioh_overlay_config_mmr_s {
  2294. unsigned long rsvd_0_26:27;
  2295. unsigned long base:19; /* RW */
  2296. unsigned long m_io:6; /* RW */
  2297. unsigned long n_io:4; /* RW */
  2298. unsigned long rsvd_56_62:7;
  2299. unsigned long enable:1; /* RW */
  2300. } s2;
  2301. };
  2302. /* ========================================================================= */
  2303. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  2304. /* ========================================================================= */
  2305. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  2306. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  2307. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  2308. #define UV3H_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  2309. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  2310. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2311. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  2312. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2313. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  2314. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  2315. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2316. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  2317. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  2318. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2319. #define UVXH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  2320. #define UVXH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2321. #define UVXH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  2322. #define UVXH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2323. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  2324. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2325. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  2326. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2327. #define UV3H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  2328. #define UV3H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  2329. #define UV3H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  2330. #define UV3H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  2331. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  2332. unsigned long v;
  2333. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  2334. unsigned long rsvd_0_25:26;
  2335. unsigned long base:20; /* RW */
  2336. unsigned long rsvd_46_62:17;
  2337. unsigned long enable:1; /* RW */
  2338. } s;
  2339. struct uv1h_rh_gam_mmr_overlay_config_mmr_s {
  2340. unsigned long rsvd_0_25:26;
  2341. unsigned long base:20; /* RW */
  2342. unsigned long dual_hub:1; /* RW */
  2343. unsigned long rsvd_47_62:16;
  2344. unsigned long enable:1; /* RW */
  2345. } s1;
  2346. struct uvxh_rh_gam_mmr_overlay_config_mmr_s {
  2347. unsigned long rsvd_0_25:26;
  2348. unsigned long base:20; /* RW */
  2349. unsigned long rsvd_46_62:17;
  2350. unsigned long enable:1; /* RW */
  2351. } sx;
  2352. struct uv2h_rh_gam_mmr_overlay_config_mmr_s {
  2353. unsigned long rsvd_0_25:26;
  2354. unsigned long base:20; /* RW */
  2355. unsigned long rsvd_46_62:17;
  2356. unsigned long enable:1; /* RW */
  2357. } s2;
  2358. struct uv3h_rh_gam_mmr_overlay_config_mmr_s {
  2359. unsigned long rsvd_0_25:26;
  2360. unsigned long base:20; /* RW */
  2361. unsigned long rsvd_46_62:17;
  2362. unsigned long enable:1; /* RW */
  2363. } s3;
  2364. };
  2365. /* ========================================================================= */
  2366. /* UVH_RTC */
  2367. /* ========================================================================= */
  2368. #define UVH_RTC 0x340000UL
  2369. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  2370. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  2371. union uvh_rtc_u {
  2372. unsigned long v;
  2373. struct uvh_rtc_s {
  2374. unsigned long real_time_clock:56; /* RW */
  2375. unsigned long rsvd_56_63:8;
  2376. } s;
  2377. };
  2378. /* ========================================================================= */
  2379. /* UVH_RTC1_INT_CONFIG */
  2380. /* ========================================================================= */
  2381. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  2382. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  2383. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  2384. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  2385. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  2386. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  2387. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  2388. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  2389. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  2390. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  2391. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  2392. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  2393. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  2394. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  2395. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  2396. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  2397. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  2398. union uvh_rtc1_int_config_u {
  2399. unsigned long v;
  2400. struct uvh_rtc1_int_config_s {
  2401. unsigned long vector_:8; /* RW */
  2402. unsigned long dm:3; /* RW */
  2403. unsigned long destmode:1; /* RW */
  2404. unsigned long status:1; /* RO */
  2405. unsigned long p:1; /* RO */
  2406. unsigned long rsvd_14:1;
  2407. unsigned long t:1; /* RO */
  2408. unsigned long m:1; /* RW */
  2409. unsigned long rsvd_17_31:15;
  2410. unsigned long apic_id:32; /* RW */
  2411. } s;
  2412. };
  2413. /* ========================================================================= */
  2414. /* UVH_SCRATCH5 */
  2415. /* ========================================================================= */
  2416. #define UVH_SCRATCH5 0x2d0200UL
  2417. #define UVH_SCRATCH5_32 0x778
  2418. #define UVH_SCRATCH5_SCRATCH5_SHFT 0
  2419. #define UVH_SCRATCH5_SCRATCH5_MASK 0xffffffffffffffffUL
  2420. union uvh_scratch5_u {
  2421. unsigned long v;
  2422. struct uvh_scratch5_s {
  2423. unsigned long scratch5:64; /* RW, W1CS */
  2424. } s;
  2425. };
  2426. /* ========================================================================= */
  2427. /* UVXH_EVENT_OCCURRED2 */
  2428. /* ========================================================================= */
  2429. #define UVXH_EVENT_OCCURRED2 0x70100UL
  2430. #define UVXH_EVENT_OCCURRED2_32 0xb68
  2431. #define UVXH_EVENT_OCCURRED2_RTC_0_SHFT 0
  2432. #define UVXH_EVENT_OCCURRED2_RTC_1_SHFT 1
  2433. #define UVXH_EVENT_OCCURRED2_RTC_2_SHFT 2
  2434. #define UVXH_EVENT_OCCURRED2_RTC_3_SHFT 3
  2435. #define UVXH_EVENT_OCCURRED2_RTC_4_SHFT 4
  2436. #define UVXH_EVENT_OCCURRED2_RTC_5_SHFT 5
  2437. #define UVXH_EVENT_OCCURRED2_RTC_6_SHFT 6
  2438. #define UVXH_EVENT_OCCURRED2_RTC_7_SHFT 7
  2439. #define UVXH_EVENT_OCCURRED2_RTC_8_SHFT 8
  2440. #define UVXH_EVENT_OCCURRED2_RTC_9_SHFT 9
  2441. #define UVXH_EVENT_OCCURRED2_RTC_10_SHFT 10
  2442. #define UVXH_EVENT_OCCURRED2_RTC_11_SHFT 11
  2443. #define UVXH_EVENT_OCCURRED2_RTC_12_SHFT 12
  2444. #define UVXH_EVENT_OCCURRED2_RTC_13_SHFT 13
  2445. #define UVXH_EVENT_OCCURRED2_RTC_14_SHFT 14
  2446. #define UVXH_EVENT_OCCURRED2_RTC_15_SHFT 15
  2447. #define UVXH_EVENT_OCCURRED2_RTC_16_SHFT 16
  2448. #define UVXH_EVENT_OCCURRED2_RTC_17_SHFT 17
  2449. #define UVXH_EVENT_OCCURRED2_RTC_18_SHFT 18
  2450. #define UVXH_EVENT_OCCURRED2_RTC_19_SHFT 19
  2451. #define UVXH_EVENT_OCCURRED2_RTC_20_SHFT 20
  2452. #define UVXH_EVENT_OCCURRED2_RTC_21_SHFT 21
  2453. #define UVXH_EVENT_OCCURRED2_RTC_22_SHFT 22
  2454. #define UVXH_EVENT_OCCURRED2_RTC_23_SHFT 23
  2455. #define UVXH_EVENT_OCCURRED2_RTC_24_SHFT 24
  2456. #define UVXH_EVENT_OCCURRED2_RTC_25_SHFT 25
  2457. #define UVXH_EVENT_OCCURRED2_RTC_26_SHFT 26
  2458. #define UVXH_EVENT_OCCURRED2_RTC_27_SHFT 27
  2459. #define UVXH_EVENT_OCCURRED2_RTC_28_SHFT 28
  2460. #define UVXH_EVENT_OCCURRED2_RTC_29_SHFT 29
  2461. #define UVXH_EVENT_OCCURRED2_RTC_30_SHFT 30
  2462. #define UVXH_EVENT_OCCURRED2_RTC_31_SHFT 31
  2463. #define UVXH_EVENT_OCCURRED2_RTC_0_MASK 0x0000000000000001UL
  2464. #define UVXH_EVENT_OCCURRED2_RTC_1_MASK 0x0000000000000002UL
  2465. #define UVXH_EVENT_OCCURRED2_RTC_2_MASK 0x0000000000000004UL
  2466. #define UVXH_EVENT_OCCURRED2_RTC_3_MASK 0x0000000000000008UL
  2467. #define UVXH_EVENT_OCCURRED2_RTC_4_MASK 0x0000000000000010UL
  2468. #define UVXH_EVENT_OCCURRED2_RTC_5_MASK 0x0000000000000020UL
  2469. #define UVXH_EVENT_OCCURRED2_RTC_6_MASK 0x0000000000000040UL
  2470. #define UVXH_EVENT_OCCURRED2_RTC_7_MASK 0x0000000000000080UL
  2471. #define UVXH_EVENT_OCCURRED2_RTC_8_MASK 0x0000000000000100UL
  2472. #define UVXH_EVENT_OCCURRED2_RTC_9_MASK 0x0000000000000200UL
  2473. #define UVXH_EVENT_OCCURRED2_RTC_10_MASK 0x0000000000000400UL
  2474. #define UVXH_EVENT_OCCURRED2_RTC_11_MASK 0x0000000000000800UL
  2475. #define UVXH_EVENT_OCCURRED2_RTC_12_MASK 0x0000000000001000UL
  2476. #define UVXH_EVENT_OCCURRED2_RTC_13_MASK 0x0000000000002000UL
  2477. #define UVXH_EVENT_OCCURRED2_RTC_14_MASK 0x0000000000004000UL
  2478. #define UVXH_EVENT_OCCURRED2_RTC_15_MASK 0x0000000000008000UL
  2479. #define UVXH_EVENT_OCCURRED2_RTC_16_MASK 0x0000000000010000UL
  2480. #define UVXH_EVENT_OCCURRED2_RTC_17_MASK 0x0000000000020000UL
  2481. #define UVXH_EVENT_OCCURRED2_RTC_18_MASK 0x0000000000040000UL
  2482. #define UVXH_EVENT_OCCURRED2_RTC_19_MASK 0x0000000000080000UL
  2483. #define UVXH_EVENT_OCCURRED2_RTC_20_MASK 0x0000000000100000UL
  2484. #define UVXH_EVENT_OCCURRED2_RTC_21_MASK 0x0000000000200000UL
  2485. #define UVXH_EVENT_OCCURRED2_RTC_22_MASK 0x0000000000400000UL
  2486. #define UVXH_EVENT_OCCURRED2_RTC_23_MASK 0x0000000000800000UL
  2487. #define UVXH_EVENT_OCCURRED2_RTC_24_MASK 0x0000000001000000UL
  2488. #define UVXH_EVENT_OCCURRED2_RTC_25_MASK 0x0000000002000000UL
  2489. #define UVXH_EVENT_OCCURRED2_RTC_26_MASK 0x0000000004000000UL
  2490. #define UVXH_EVENT_OCCURRED2_RTC_27_MASK 0x0000000008000000UL
  2491. #define UVXH_EVENT_OCCURRED2_RTC_28_MASK 0x0000000010000000UL
  2492. #define UVXH_EVENT_OCCURRED2_RTC_29_MASK 0x0000000020000000UL
  2493. #define UVXH_EVENT_OCCURRED2_RTC_30_MASK 0x0000000040000000UL
  2494. #define UVXH_EVENT_OCCURRED2_RTC_31_MASK 0x0000000080000000UL
  2495. union uvxh_event_occurred2_u {
  2496. unsigned long v;
  2497. struct uvxh_event_occurred2_s {
  2498. unsigned long rtc_0:1; /* RW */
  2499. unsigned long rtc_1:1; /* RW */
  2500. unsigned long rtc_2:1; /* RW */
  2501. unsigned long rtc_3:1; /* RW */
  2502. unsigned long rtc_4:1; /* RW */
  2503. unsigned long rtc_5:1; /* RW */
  2504. unsigned long rtc_6:1; /* RW */
  2505. unsigned long rtc_7:1; /* RW */
  2506. unsigned long rtc_8:1; /* RW */
  2507. unsigned long rtc_9:1; /* RW */
  2508. unsigned long rtc_10:1; /* RW */
  2509. unsigned long rtc_11:1; /* RW */
  2510. unsigned long rtc_12:1; /* RW */
  2511. unsigned long rtc_13:1; /* RW */
  2512. unsigned long rtc_14:1; /* RW */
  2513. unsigned long rtc_15:1; /* RW */
  2514. unsigned long rtc_16:1; /* RW */
  2515. unsigned long rtc_17:1; /* RW */
  2516. unsigned long rtc_18:1; /* RW */
  2517. unsigned long rtc_19:1; /* RW */
  2518. unsigned long rtc_20:1; /* RW */
  2519. unsigned long rtc_21:1; /* RW */
  2520. unsigned long rtc_22:1; /* RW */
  2521. unsigned long rtc_23:1; /* RW */
  2522. unsigned long rtc_24:1; /* RW */
  2523. unsigned long rtc_25:1; /* RW */
  2524. unsigned long rtc_26:1; /* RW */
  2525. unsigned long rtc_27:1; /* RW */
  2526. unsigned long rtc_28:1; /* RW */
  2527. unsigned long rtc_29:1; /* RW */
  2528. unsigned long rtc_30:1; /* RW */
  2529. unsigned long rtc_31:1; /* RW */
  2530. unsigned long rsvd_32_63:32;
  2531. } sx;
  2532. };
  2533. /* ========================================================================= */
  2534. /* UVXH_EVENT_OCCURRED2_ALIAS */
  2535. /* ========================================================================= */
  2536. #define UVXH_EVENT_OCCURRED2_ALIAS 0x70108UL
  2537. #define UVXH_EVENT_OCCURRED2_ALIAS_32 0xb70
  2538. /* ========================================================================= */
  2539. /* UVXH_LB_BAU_SB_ACTIVATION_STATUS_2 */
  2540. /* ========================================================================= */
  2541. #define UVXH_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
  2542. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
  2543. #define UV3H_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
  2544. #define UVXH_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x9f0
  2545. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x320130UL
  2546. #define UV3H_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x320130UL
  2547. #define UVXH_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
  2548. #define UVXH_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
  2549. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
  2550. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
  2551. #define UV3H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
  2552. #define UV3H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
  2553. union uvxh_lb_bau_sb_activation_status_2_u {
  2554. unsigned long v;
  2555. struct uvxh_lb_bau_sb_activation_status_2_s {
  2556. unsigned long aux_error:64; /* RW */
  2557. } sx;
  2558. struct uv2h_lb_bau_sb_activation_status_2_s {
  2559. unsigned long aux_error:64; /* RW */
  2560. } s2;
  2561. struct uv3h_lb_bau_sb_activation_status_2_s {
  2562. unsigned long aux_error:64; /* RW */
  2563. } s3;
  2564. };
  2565. /* ========================================================================= */
  2566. /* UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK */
  2567. /* ========================================================================= */
  2568. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK 0x320130UL
  2569. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_32 0x9f0
  2570. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_SHFT 0
  2571. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_MASK 0x00000000ffffffffUL
  2572. union uv1h_lb_target_physical_apic_id_mask_u {
  2573. unsigned long v;
  2574. struct uv1h_lb_target_physical_apic_id_mask_s {
  2575. unsigned long bit_enables:32; /* RW */
  2576. unsigned long rsvd_32_63:32;
  2577. } s1;
  2578. };
  2579. /* ========================================================================= */
  2580. /* UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR */
  2581. /* ========================================================================= */
  2582. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR 0x1603000UL
  2583. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_SHFT 26
  2584. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_M_IO_SHFT 46
  2585. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_ENABLE_SHFT 63
  2586. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_MASK 0x00003ffffc000000UL
  2587. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_M_IO_MASK 0x000fc00000000000UL
  2588. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_ENABLE_MASK 0x8000000000000000UL
  2589. union uv3h_rh_gam_mmioh_overlay_config0_mmr_u {
  2590. unsigned long v;
  2591. struct uv3h_rh_gam_mmioh_overlay_config0_mmr_s {
  2592. unsigned long rsvd_0_25:26;
  2593. unsigned long base:20; /* RW */
  2594. unsigned long m_io:6; /* RW */
  2595. unsigned long n_io:4;
  2596. unsigned long rsvd_56_62:7;
  2597. unsigned long enable:1; /* RW */
  2598. } s3;
  2599. };
  2600. /* ========================================================================= */
  2601. /* UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR */
  2602. /* ========================================================================= */
  2603. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR 0x1604000UL
  2604. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_BASE_SHFT 26
  2605. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_M_IO_SHFT 46
  2606. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_ENABLE_SHFT 63
  2607. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_BASE_MASK 0x00003ffffc000000UL
  2608. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_M_IO_MASK 0x000fc00000000000UL
  2609. #define UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_ENABLE_MASK 0x8000000000000000UL
  2610. union uv3h_rh_gam_mmioh_overlay_config1_mmr_u {
  2611. unsigned long v;
  2612. struct uv3h_rh_gam_mmioh_overlay_config1_mmr_s {
  2613. unsigned long rsvd_0_25:26;
  2614. unsigned long base:20; /* RW */
  2615. unsigned long m_io:6; /* RW */
  2616. unsigned long n_io:4;
  2617. unsigned long rsvd_56_62:7;
  2618. unsigned long enable:1; /* RW */
  2619. } s3;
  2620. };
  2621. /* ========================================================================= */
  2622. /* UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR */
  2623. /* ========================================================================= */
  2624. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR 0x1603800UL
  2625. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH 128
  2626. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_NASID_SHFT 0
  2627. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_NASID_MASK 0x0000000000007fffUL
  2628. union uv3h_rh_gam_mmioh_redirect_config0_mmr_u {
  2629. unsigned long v;
  2630. struct uv3h_rh_gam_mmioh_redirect_config0_mmr_s {
  2631. unsigned long nasid:15; /* RW */
  2632. unsigned long rsvd_15_63:49;
  2633. } s3;
  2634. };
  2635. /* ========================================================================= */
  2636. /* UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR */
  2637. /* ========================================================================= */
  2638. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR 0x1604800UL
  2639. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR_DEPTH 128
  2640. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR_NASID_SHFT 0
  2641. #define UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR_NASID_MASK 0x0000000000007fffUL
  2642. union uv3h_rh_gam_mmioh_redirect_config1_mmr_u {
  2643. unsigned long v;
  2644. struct uv3h_rh_gam_mmioh_redirect_config1_mmr_s {
  2645. unsigned long nasid:15; /* RW */
  2646. unsigned long rsvd_15_63:49;
  2647. } s3;
  2648. };
  2649. #endif /* _ASM_X86_UV_UV_MMRS_H */