pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Copyright 2011 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/delay.h>
  17. #include <linux/string.h>
  18. #include <linux/init.h>
  19. #include <linux/capability.h>
  20. #include <linux/sched.h>
  21. #include <linux/errno.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/irq.h>
  24. #include <linux/io.h>
  25. #include <linux/uaccess.h>
  26. #include <linux/export.h>
  27. #include <asm/processor.h>
  28. #include <asm/sections.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/hv_driver.h>
  31. #include <hv/drv_pcie_rc_intf.h>
  32. /*
  33. * Initialization flow and process
  34. * -------------------------------
  35. *
  36. * This files contains the routines to search for PCI buses,
  37. * enumerate the buses, and configure any attached devices.
  38. *
  39. * There are two entry points here:
  40. * 1) tile_pci_init
  41. * This sets up the pci_controller structs, and opens the
  42. * FDs to the hypervisor. This is called from setup_arch() early
  43. * in the boot process.
  44. * 2) pcibios_init
  45. * This probes the PCI bus(es) for any attached hardware. It's
  46. * called by subsys_initcall. All of the real work is done by the
  47. * generic Linux PCI layer.
  48. *
  49. */
  50. /*
  51. * This flag tells if the platform is TILEmpower that needs
  52. * special configuration for the PLX switch chip.
  53. */
  54. int __write_once tile_plx_gen1;
  55. static struct pci_controller controllers[TILE_NUM_PCIE];
  56. static int num_controllers;
  57. static int pci_scan_flags[TILE_NUM_PCIE];
  58. static struct pci_ops tile_cfg_ops;
  59. /*
  60. * We don't need to worry about the alignment of resources.
  61. */
  62. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  63. resource_size_t size, resource_size_t align)
  64. {
  65. return res->start;
  66. }
  67. EXPORT_SYMBOL(pcibios_align_resource);
  68. /*
  69. * Open a FD to the hypervisor PCI device.
  70. *
  71. * controller_id is the controller number, config type is 0 or 1 for
  72. * config0 or config1 operations.
  73. */
  74. static int tile_pcie_open(int controller_id, int config_type)
  75. {
  76. char filename[32];
  77. int fd;
  78. sprintf(filename, "pcie/%d/config%d", controller_id, config_type);
  79. fd = hv_dev_open((HV_VirtAddr)filename, 0);
  80. return fd;
  81. }
  82. /*
  83. * Get the IRQ numbers from the HV and set up the handlers for them.
  84. */
  85. static int tile_init_irqs(int controller_id, struct pci_controller *controller)
  86. {
  87. char filename[32];
  88. int fd;
  89. int ret;
  90. int x;
  91. struct pcie_rc_config rc_config;
  92. sprintf(filename, "pcie/%d/ctl", controller_id);
  93. fd = hv_dev_open((HV_VirtAddr)filename, 0);
  94. if (fd < 0) {
  95. pr_err("PCI: hv_dev_open(%s) failed\n", filename);
  96. return -1;
  97. }
  98. ret = hv_dev_pread(fd, 0, (HV_VirtAddr)(&rc_config),
  99. sizeof(rc_config), PCIE_RC_CONFIG_MASK_OFF);
  100. hv_dev_close(fd);
  101. if (ret != sizeof(rc_config)) {
  102. pr_err("PCI: wanted %zd bytes, got %d\n",
  103. sizeof(rc_config), ret);
  104. return -1;
  105. }
  106. /* Record irq_base so that we can map INTx to IRQ # later. */
  107. controller->irq_base = rc_config.intr;
  108. for (x = 0; x < 4; x++)
  109. tile_irq_activate(rc_config.intr + x,
  110. TILE_IRQ_HW_CLEAR);
  111. if (rc_config.plx_gen1)
  112. controller->plx_gen1 = 1;
  113. return 0;
  114. }
  115. /*
  116. * First initialization entry point, called from setup_arch().
  117. *
  118. * Find valid controllers and fill in pci_controller structs for each
  119. * of them.
  120. *
  121. * Returns the number of controllers discovered.
  122. */
  123. int __init tile_pci_init(void)
  124. {
  125. int i;
  126. pr_info("PCI: Searching for controllers...\n");
  127. /* Re-init number of PCIe controllers to support hot-plug feature. */
  128. num_controllers = 0;
  129. /* Do any configuration we need before using the PCIe */
  130. for (i = 0; i < TILE_NUM_PCIE; i++) {
  131. /*
  132. * To see whether we need a real config op based on
  133. * the results of pcibios_init(), to support PCIe hot-plug.
  134. */
  135. if (pci_scan_flags[i] == 0) {
  136. int hv_cfg_fd0 = -1;
  137. int hv_cfg_fd1 = -1;
  138. int hv_mem_fd = -1;
  139. char name[32];
  140. struct pci_controller *controller;
  141. /*
  142. * Open the fd to the HV. If it fails then this
  143. * device doesn't exist.
  144. */
  145. hv_cfg_fd0 = tile_pcie_open(i, 0);
  146. if (hv_cfg_fd0 < 0)
  147. continue;
  148. hv_cfg_fd1 = tile_pcie_open(i, 1);
  149. if (hv_cfg_fd1 < 0) {
  150. pr_err("PCI: Couldn't open config fd to HV "
  151. "for controller %d\n", i);
  152. goto err_cont;
  153. }
  154. sprintf(name, "pcie/%d/mem", i);
  155. hv_mem_fd = hv_dev_open((HV_VirtAddr)name, 0);
  156. if (hv_mem_fd < 0) {
  157. pr_err("PCI: Could not open mem fd to HV!\n");
  158. goto err_cont;
  159. }
  160. pr_info("PCI: Found PCI controller #%d\n", i);
  161. controller = &controllers[i];
  162. controller->index = i;
  163. controller->hv_cfg_fd[0] = hv_cfg_fd0;
  164. controller->hv_cfg_fd[1] = hv_cfg_fd1;
  165. controller->hv_mem_fd = hv_mem_fd;
  166. controller->first_busno = 0;
  167. controller->last_busno = 0xff;
  168. controller->ops = &tile_cfg_ops;
  169. num_controllers++;
  170. continue;
  171. err_cont:
  172. if (hv_cfg_fd0 >= 0)
  173. hv_dev_close(hv_cfg_fd0);
  174. if (hv_cfg_fd1 >= 0)
  175. hv_dev_close(hv_cfg_fd1);
  176. if (hv_mem_fd >= 0)
  177. hv_dev_close(hv_mem_fd);
  178. continue;
  179. }
  180. }
  181. /*
  182. * Before using the PCIe, see if we need to do any platform-specific
  183. * configuration, such as the PLX switch Gen 1 issue on TILEmpower.
  184. */
  185. for (i = 0; i < num_controllers; i++) {
  186. struct pci_controller *controller = &controllers[i];
  187. if (controller->plx_gen1)
  188. tile_plx_gen1 = 1;
  189. }
  190. return num_controllers;
  191. }
  192. /*
  193. * (pin - 1) converts from the PCI standard's [1:4] convention to
  194. * a normal [0:3] range.
  195. */
  196. static int tile_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  197. {
  198. struct pci_controller *controller =
  199. (struct pci_controller *)dev->sysdata;
  200. return (pin - 1) + controller->irq_base;
  201. }
  202. static void fixup_read_and_payload_sizes(void)
  203. {
  204. struct pci_dev *dev = NULL;
  205. int smallest_max_payload = 0x1; /* Tile maxes out at 256 bytes. */
  206. int max_read_size = 0x2; /* Limit to 512 byte reads. */
  207. u16 new_values;
  208. /* Scan for the smallest maximum payload size. */
  209. for_each_pci_dev(dev) {
  210. u32 devcap;
  211. int max_payload;
  212. if (!pci_is_pcie(dev))
  213. continue;
  214. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &devcap);
  215. max_payload = devcap & PCI_EXP_DEVCAP_PAYLOAD;
  216. if (max_payload < smallest_max_payload)
  217. smallest_max_payload = max_payload;
  218. }
  219. /* Now, set the max_payload_size for all devices to that value. */
  220. new_values = (max_read_size << 12) | (smallest_max_payload << 5);
  221. for_each_pci_dev(dev)
  222. pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  223. PCI_EXP_DEVCTL_PAYLOAD | PCI_EXP_DEVCTL_READRQ,
  224. new_values);
  225. }
  226. /*
  227. * Second PCI initialization entry point, called by subsys_initcall.
  228. *
  229. * The controllers have been set up by the time we get here, by a call to
  230. * tile_pci_init.
  231. */
  232. int __init pcibios_init(void)
  233. {
  234. int i;
  235. pr_info("PCI: Probing PCI hardware\n");
  236. /*
  237. * Delay a bit in case devices aren't ready. Some devices are
  238. * known to require at least 20ms here, but we use a more
  239. * conservative value.
  240. */
  241. mdelay(250);
  242. /* Scan all of the recorded PCI controllers. */
  243. for (i = 0; i < TILE_NUM_PCIE; i++) {
  244. /*
  245. * Do real pcibios init ops if the controller is initialized
  246. * by tile_pci_init() successfully and not initialized by
  247. * pcibios_init() yet to support PCIe hot-plug.
  248. */
  249. if (pci_scan_flags[i] == 0 && controllers[i].ops != NULL) {
  250. struct pci_controller *controller = &controllers[i];
  251. struct pci_bus *bus;
  252. LIST_HEAD(resources);
  253. if (tile_init_irqs(i, controller)) {
  254. pr_err("PCI: Could not initialize IRQs\n");
  255. continue;
  256. }
  257. pr_info("PCI: initializing controller #%d\n", i);
  258. /*
  259. * This comes from the generic Linux PCI driver.
  260. *
  261. * It reads the PCI tree for this bus into the Linux
  262. * data structures.
  263. *
  264. * This is inlined in linux/pci.h and calls into
  265. * pci_scan_bus_parented() in probe.c.
  266. */
  267. pci_add_resource(&resources, &ioport_resource);
  268. pci_add_resource(&resources, &iomem_resource);
  269. bus = pci_scan_root_bus(NULL, 0, controller->ops, controller, &resources);
  270. controller->root_bus = bus;
  271. controller->last_busno = bus->busn_res.end;
  272. }
  273. }
  274. /* Do machine dependent PCI interrupt routing */
  275. pci_fixup_irqs(pci_common_swizzle, tile_map_irq);
  276. /*
  277. * This comes from the generic Linux PCI driver.
  278. *
  279. * It allocates all of the resources (I/O memory, etc)
  280. * associated with the devices read in above.
  281. */
  282. pci_assign_unassigned_resources();
  283. /* Configure the max_read_size and max_payload_size values. */
  284. fixup_read_and_payload_sizes();
  285. /* Record the I/O resources in the PCI controller structure. */
  286. for (i = 0; i < TILE_NUM_PCIE; i++) {
  287. /*
  288. * Do real pcibios init ops if the controller is initialized
  289. * by tile_pci_init() successfully and not initialized by
  290. * pcibios_init() yet to support PCIe hot-plug.
  291. */
  292. if (pci_scan_flags[i] == 0 && controllers[i].ops != NULL) {
  293. struct pci_bus *root_bus = controllers[i].root_bus;
  294. struct pci_bus *next_bus;
  295. struct pci_dev *dev;
  296. list_for_each_entry(dev, &root_bus->devices, bus_list) {
  297. /*
  298. * Find the PCI host controller, ie. the 1st
  299. * bridge.
  300. */
  301. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  302. (PCI_SLOT(dev->devfn) == 0)) {
  303. next_bus = dev->subordinate;
  304. controllers[i].mem_resources[0] =
  305. *next_bus->resource[0];
  306. controllers[i].mem_resources[1] =
  307. *next_bus->resource[1];
  308. controllers[i].mem_resources[2] =
  309. *next_bus->resource[2];
  310. /* Setup flags. */
  311. pci_scan_flags[i] = 1;
  312. break;
  313. }
  314. }
  315. }
  316. }
  317. return 0;
  318. }
  319. subsys_initcall(pcibios_init);
  320. /*
  321. * No bus fixups needed.
  322. */
  323. void pcibios_fixup_bus(struct pci_bus *bus)
  324. {
  325. /* Nothing needs to be done. */
  326. }
  327. void pcibios_set_master(struct pci_dev *dev)
  328. {
  329. /* No special bus mastering setup handling. */
  330. }
  331. /*
  332. * Enable memory and/or address decoding, as appropriate, for the
  333. * device described by the 'dev' struct.
  334. *
  335. * This is called from the generic PCI layer, and can be called
  336. * for bridges or endpoints.
  337. */
  338. int pcibios_enable_device(struct pci_dev *dev, int mask)
  339. {
  340. u16 cmd, old_cmd;
  341. u8 header_type;
  342. int i;
  343. struct resource *r;
  344. pci_read_config_byte(dev, PCI_HEADER_TYPE, &header_type);
  345. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  346. old_cmd = cmd;
  347. if ((header_type & 0x7F) == PCI_HEADER_TYPE_BRIDGE) {
  348. /*
  349. * For bridges, we enable both memory and I/O decoding
  350. * in call cases.
  351. */
  352. cmd |= PCI_COMMAND_IO;
  353. cmd |= PCI_COMMAND_MEMORY;
  354. } else {
  355. /*
  356. * For endpoints, we enable memory and/or I/O decoding
  357. * only if they have a memory resource of that type.
  358. */
  359. for (i = 0; i < 6; i++) {
  360. r = &dev->resource[i];
  361. if (r->flags & IORESOURCE_UNSET) {
  362. pr_err("PCI: Device %s not available "
  363. "because of resource collisions\n",
  364. pci_name(dev));
  365. return -EINVAL;
  366. }
  367. if (r->flags & IORESOURCE_IO)
  368. cmd |= PCI_COMMAND_IO;
  369. if (r->flags & IORESOURCE_MEM)
  370. cmd |= PCI_COMMAND_MEMORY;
  371. }
  372. }
  373. /*
  374. * We only write the command if it changed.
  375. */
  376. if (cmd != old_cmd)
  377. pci_write_config_word(dev, PCI_COMMAND, cmd);
  378. return 0;
  379. }
  380. /****************************************************************
  381. *
  382. * Tile PCI config space read/write routines
  383. *
  384. ****************************************************************/
  385. /*
  386. * These are the normal read and write ops
  387. * These are expanded with macros from pci_bus_read_config_byte() etc.
  388. *
  389. * devfn is the combined PCI slot & function.
  390. *
  391. * offset is in bytes, from the start of config space for the
  392. * specified bus & slot.
  393. */
  394. static int tile_cfg_read(struct pci_bus *bus, unsigned int devfn, int offset,
  395. int size, u32 *val)
  396. {
  397. struct pci_controller *controller = bus->sysdata;
  398. int busnum = bus->number & 0xff;
  399. int slot = (devfn >> 3) & 0x1f;
  400. int function = devfn & 0x7;
  401. u32 addr;
  402. int config_mode = 1;
  403. /*
  404. * There is no bridge between the Tile and bus 0, so we
  405. * use config0 to talk to bus 0.
  406. *
  407. * If we're talking to a bus other than zero then we
  408. * must have found a bridge.
  409. */
  410. if (busnum == 0) {
  411. /*
  412. * We fake an empty slot for (busnum == 0) && (slot > 0),
  413. * since there is only one slot on bus 0.
  414. */
  415. if (slot) {
  416. *val = 0xFFFFFFFF;
  417. return 0;
  418. }
  419. config_mode = 0;
  420. }
  421. addr = busnum << 20; /* Bus in 27:20 */
  422. addr |= slot << 15; /* Slot (device) in 19:15 */
  423. addr |= function << 12; /* Function is in 14:12 */
  424. addr |= (offset & 0xFFF); /* byte address in 0:11 */
  425. return hv_dev_pread(controller->hv_cfg_fd[config_mode], 0,
  426. (HV_VirtAddr)(val), size, addr);
  427. }
  428. /*
  429. * See tile_cfg_read() for relevant comments.
  430. * Note that "val" is the value to write, not a pointer to that value.
  431. */
  432. static int tile_cfg_write(struct pci_bus *bus, unsigned int devfn, int offset,
  433. int size, u32 val)
  434. {
  435. struct pci_controller *controller = bus->sysdata;
  436. int busnum = bus->number & 0xff;
  437. int slot = (devfn >> 3) & 0x1f;
  438. int function = devfn & 0x7;
  439. u32 addr;
  440. int config_mode = 1;
  441. HV_VirtAddr valp = (HV_VirtAddr)&val;
  442. /*
  443. * For bus 0 slot 0 we use config 0 accesses.
  444. */
  445. if (busnum == 0) {
  446. /*
  447. * We fake an empty slot for (busnum == 0) && (slot > 0),
  448. * since there is only one slot on bus 0.
  449. */
  450. if (slot)
  451. return 0;
  452. config_mode = 0;
  453. }
  454. addr = busnum << 20; /* Bus in 27:20 */
  455. addr |= slot << 15; /* Slot (device) in 19:15 */
  456. addr |= function << 12; /* Function is in 14:12 */
  457. addr |= (offset & 0xFFF); /* byte address in 0:11 */
  458. #ifdef __BIG_ENDIAN
  459. /* Point to the correct part of the 32-bit "val". */
  460. valp += 4 - size;
  461. #endif
  462. return hv_dev_pwrite(controller->hv_cfg_fd[config_mode], 0,
  463. valp, size, addr);
  464. }
  465. static struct pci_ops tile_cfg_ops = {
  466. .read = tile_cfg_read,
  467. .write = tile_cfg_write,
  468. };
  469. /*
  470. * In the following, each PCI controller's mem_resources[1]
  471. * represents its (non-prefetchable) PCI memory resource.
  472. * mem_resources[0] and mem_resources[2] refer to its PCI I/O and
  473. * prefetchable PCI memory resources, respectively.
  474. * For more details, see pci_setup_bridge() in setup-bus.c.
  475. * By comparing the target PCI memory address against the
  476. * end address of controller 0, we can determine the controller
  477. * that should accept the PCI memory access.
  478. */
  479. #define TILE_READ(size, type) \
  480. type _tile_read##size(unsigned long addr) \
  481. { \
  482. type val; \
  483. int idx = 0; \
  484. if (addr > controllers[0].mem_resources[1].end && \
  485. addr > controllers[0].mem_resources[2].end) \
  486. idx = 1; \
  487. if (hv_dev_pread(controllers[idx].hv_mem_fd, 0, \
  488. (HV_VirtAddr)(&val), sizeof(type), addr)) \
  489. pr_err("PCI: read %zd bytes at 0x%lX failed\n", \
  490. sizeof(type), addr); \
  491. return val; \
  492. } \
  493. EXPORT_SYMBOL(_tile_read##size)
  494. TILE_READ(b, u8);
  495. TILE_READ(w, u16);
  496. TILE_READ(l, u32);
  497. TILE_READ(q, u64);
  498. #define TILE_WRITE(size, type) \
  499. void _tile_write##size(type val, unsigned long addr) \
  500. { \
  501. int idx = 0; \
  502. if (addr > controllers[0].mem_resources[1].end && \
  503. addr > controllers[0].mem_resources[2].end) \
  504. idx = 1; \
  505. if (hv_dev_pwrite(controllers[idx].hv_mem_fd, 0, \
  506. (HV_VirtAddr)(&val), sizeof(type), addr)) \
  507. pr_err("PCI: write %zd bytes at 0x%lX failed\n", \
  508. sizeof(type), addr); \
  509. } \
  510. EXPORT_SYMBOL(_tile_write##size)
  511. TILE_WRITE(b, u8);
  512. TILE_WRITE(w, u16);
  513. TILE_WRITE(l, u32);
  514. TILE_WRITE(q, u64);