pgtable_64.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. #include <asm-generic/pgtable-nopud.h>
  20. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  21. * The page copy blockops can use 0x6000000 to 0x8000000.
  22. * The TSB is mapped in the 0x8000000 to 0xa000000 range.
  23. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  24. * The vmalloc area spans 0x100000000 to 0x200000000.
  25. * Since modules need to be in the lowest 32-bits of the address space,
  26. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  27. * There is a single static kernel PMD which maps from 0x0 to address
  28. * 0x400000000.
  29. */
  30. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  31. #define TSBMAP_BASE _AC(0x0000000008000000,UL)
  32. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  33. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  34. #define MODULES_END _AC(0x00000000f0000000,UL)
  35. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  36. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  37. #define VMALLOC_START _AC(0x0000000100000000,UL)
  38. #define VMALLOC_END _AC(0x0000010000000000,UL)
  39. #define VMEMMAP_BASE _AC(0x0000010000000000,UL)
  40. #define vmemmap ((struct page *)VMEMMAP_BASE)
  41. /* PMD_SHIFT determines the size of the area a second-level page
  42. * table can map
  43. */
  44. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-4))
  45. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  46. #define PMD_MASK (~(PMD_SIZE-1))
  47. #define PMD_BITS (PAGE_SHIFT - 2)
  48. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  49. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-4) + PMD_BITS)
  50. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  51. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  52. #define PGDIR_BITS (PAGE_SHIFT - 2)
  53. #if (PGDIR_SHIFT + PGDIR_BITS) != 44
  54. #error Page table parameters do not cover virtual address space properly.
  55. #endif
  56. #if (PMD_SHIFT != HPAGE_SHIFT)
  57. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  58. #endif
  59. /* PMDs point to PTE tables which are 4K aligned. */
  60. #define PMD_PADDR _AC(0xfffffffe,UL)
  61. #define PMD_PADDR_SHIFT _AC(11,UL)
  62. #define PMD_ISHUGE _AC(0x00000001,UL)
  63. /* This is the PMD layout when PMD_ISHUGE is set. With 4MB huge
  64. * pages, this frees up a bunch of bits in the layout that we can
  65. * use for the protection settings and software metadata.
  66. */
  67. #define PMD_HUGE_PADDR _AC(0xfffff800,UL)
  68. #define PMD_HUGE_PROTBITS _AC(0x000007ff,UL)
  69. #define PMD_HUGE_PRESENT _AC(0x00000400,UL)
  70. #define PMD_HUGE_WRITE _AC(0x00000200,UL)
  71. #define PMD_HUGE_DIRTY _AC(0x00000100,UL)
  72. #define PMD_HUGE_ACCESSED _AC(0x00000080,UL)
  73. #define PMD_HUGE_EXEC _AC(0x00000040,UL)
  74. #define PMD_HUGE_SPLITTING _AC(0x00000020,UL)
  75. /* PGDs point to PMD tables which are 8K aligned. */
  76. #define PGD_PADDR _AC(0xfffffffc,UL)
  77. #define PGD_PADDR_SHIFT _AC(11,UL)
  78. #ifndef __ASSEMBLY__
  79. #include <linux/sched.h>
  80. /* Entries per page directory level. */
  81. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-4))
  82. #define PTRS_PER_PMD (1UL << PMD_BITS)
  83. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  84. /* Kernel has a separate 44bit address space. */
  85. #define FIRST_USER_ADDRESS 0
  86. #define pte_ERROR(e) __builtin_trap()
  87. #define pmd_ERROR(e) __builtin_trap()
  88. #define pgd_ERROR(e) __builtin_trap()
  89. #endif /* !(__ASSEMBLY__) */
  90. /* PTE bits which are the same in SUN4U and SUN4V format. */
  91. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  92. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  93. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  94. /* Advertise support for _PAGE_SPECIAL */
  95. #define __HAVE_ARCH_PTE_SPECIAL
  96. /* SUN4U pte bits... */
  97. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  98. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  99. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  100. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  101. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  102. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  103. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  104. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  105. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  106. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  107. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  108. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  109. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  110. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  111. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  112. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  113. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  114. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  115. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  116. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  117. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  118. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  119. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  120. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  121. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  122. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  123. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  124. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  125. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  126. /* SUN4V pte bits... */
  127. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  128. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  129. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  130. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  131. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  132. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  133. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  134. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  135. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  136. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  137. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  138. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  139. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  140. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  141. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  142. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  143. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  144. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  145. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  146. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  147. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  148. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  149. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  150. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  151. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  152. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  153. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  154. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  155. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  156. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  157. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  158. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  159. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  160. #define __P000 __pgprot(0)
  161. #define __P001 __pgprot(0)
  162. #define __P010 __pgprot(0)
  163. #define __P011 __pgprot(0)
  164. #define __P100 __pgprot(0)
  165. #define __P101 __pgprot(0)
  166. #define __P110 __pgprot(0)
  167. #define __P111 __pgprot(0)
  168. #define __S000 __pgprot(0)
  169. #define __S001 __pgprot(0)
  170. #define __S010 __pgprot(0)
  171. #define __S011 __pgprot(0)
  172. #define __S100 __pgprot(0)
  173. #define __S101 __pgprot(0)
  174. #define __S110 __pgprot(0)
  175. #define __S111 __pgprot(0)
  176. #ifndef __ASSEMBLY__
  177. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  178. extern unsigned long pte_sz_bits(unsigned long size);
  179. extern pgprot_t PAGE_KERNEL;
  180. extern pgprot_t PAGE_KERNEL_LOCKED;
  181. extern pgprot_t PAGE_COPY;
  182. extern pgprot_t PAGE_SHARED;
  183. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  184. extern unsigned long _PAGE_IE;
  185. extern unsigned long _PAGE_E;
  186. extern unsigned long _PAGE_CACHE;
  187. extern unsigned long pg_iobits;
  188. extern unsigned long _PAGE_ALL_SZ_BITS;
  189. extern struct page *mem_map_zero;
  190. #define ZERO_PAGE(vaddr) (mem_map_zero)
  191. /* PFNs are real physical page numbers. However, mem_map only begins to record
  192. * per-page information starting at pfn_base. This is to handle systems where
  193. * the first physical page in the machine is at some huge physical address,
  194. * such as 4GB. This is common on a partitioned E10000, for example.
  195. */
  196. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  197. {
  198. unsigned long paddr = pfn << PAGE_SHIFT;
  199. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  200. return __pte(paddr | pgprot_val(prot));
  201. }
  202. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  203. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  204. extern pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot);
  205. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  206. extern pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot);
  207. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  208. {
  209. /* Do nothing, mk_pmd() does this part. */
  210. return pmd;
  211. }
  212. #endif
  213. /* This one can be done with two shifts. */
  214. static inline unsigned long pte_pfn(pte_t pte)
  215. {
  216. unsigned long ret;
  217. __asm__ __volatile__(
  218. "\n661: sllx %1, %2, %0\n"
  219. " srlx %0, %3, %0\n"
  220. " .section .sun4v_2insn_patch, \"ax\"\n"
  221. " .word 661b\n"
  222. " sllx %1, %4, %0\n"
  223. " srlx %0, %5, %0\n"
  224. " .previous\n"
  225. : "=r" (ret)
  226. : "r" (pte_val(pte)),
  227. "i" (21), "i" (21 + PAGE_SHIFT),
  228. "i" (8), "i" (8 + PAGE_SHIFT));
  229. return ret;
  230. }
  231. #define pte_page(x) pfn_to_page(pte_pfn(x))
  232. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  233. {
  234. unsigned long mask, tmp;
  235. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  236. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  237. *
  238. * Even if we use negation tricks the result is still a 6
  239. * instruction sequence, so don't try to play fancy and just
  240. * do the most straightforward implementation.
  241. *
  242. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  243. */
  244. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  245. __asm__ __volatile__(
  246. "\n661: sethi %%uhi(%2), %1\n"
  247. " sethi %%hi(%2), %0\n"
  248. "\n662: or %1, %%ulo(%2), %1\n"
  249. " or %0, %%lo(%2), %0\n"
  250. "\n663: sllx %1, 32, %1\n"
  251. " or %0, %1, %0\n"
  252. " .section .sun4v_2insn_patch, \"ax\"\n"
  253. " .word 661b\n"
  254. " sethi %%uhi(%3), %1\n"
  255. " sethi %%hi(%3), %0\n"
  256. " .word 662b\n"
  257. " or %1, %%ulo(%3), %1\n"
  258. " or %0, %%lo(%3), %0\n"
  259. " .word 663b\n"
  260. " sllx %1, 32, %1\n"
  261. " or %0, %1, %0\n"
  262. " .previous\n"
  263. : "=r" (mask), "=r" (tmp)
  264. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  265. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U | _PAGE_PRESENT_4U |
  266. _PAGE_SPECIAL),
  267. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  268. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V | _PAGE_PRESENT_4V |
  269. _PAGE_SPECIAL));
  270. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  271. }
  272. static inline pte_t pgoff_to_pte(unsigned long off)
  273. {
  274. off <<= PAGE_SHIFT;
  275. __asm__ __volatile__(
  276. "\n661: or %0, %2, %0\n"
  277. " .section .sun4v_1insn_patch, \"ax\"\n"
  278. " .word 661b\n"
  279. " or %0, %3, %0\n"
  280. " .previous\n"
  281. : "=r" (off)
  282. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  283. return __pte(off);
  284. }
  285. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  286. {
  287. unsigned long val = pgprot_val(prot);
  288. __asm__ __volatile__(
  289. "\n661: andn %0, %2, %0\n"
  290. " or %0, %3, %0\n"
  291. " .section .sun4v_2insn_patch, \"ax\"\n"
  292. " .word 661b\n"
  293. " andn %0, %4, %0\n"
  294. " or %0, %5, %0\n"
  295. " .previous\n"
  296. : "=r" (val)
  297. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  298. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  299. return __pgprot(val);
  300. }
  301. /* Various pieces of code check for platform support by ifdef testing
  302. * on "pgprot_noncached". That's broken and should be fixed, but for
  303. * now...
  304. */
  305. #define pgprot_noncached pgprot_noncached
  306. #ifdef CONFIG_HUGETLB_PAGE
  307. static inline pte_t pte_mkhuge(pte_t pte)
  308. {
  309. unsigned long mask;
  310. __asm__ __volatile__(
  311. "\n661: sethi %%uhi(%1), %0\n"
  312. " sllx %0, 32, %0\n"
  313. " .section .sun4v_2insn_patch, \"ax\"\n"
  314. " .word 661b\n"
  315. " mov %2, %0\n"
  316. " nop\n"
  317. " .previous\n"
  318. : "=r" (mask)
  319. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  320. return __pte(pte_val(pte) | mask);
  321. }
  322. #endif
  323. static inline pte_t pte_mkdirty(pte_t pte)
  324. {
  325. unsigned long val = pte_val(pte), tmp;
  326. __asm__ __volatile__(
  327. "\n661: or %0, %3, %0\n"
  328. " nop\n"
  329. "\n662: nop\n"
  330. " nop\n"
  331. " .section .sun4v_2insn_patch, \"ax\"\n"
  332. " .word 661b\n"
  333. " sethi %%uhi(%4), %1\n"
  334. " sllx %1, 32, %1\n"
  335. " .word 662b\n"
  336. " or %1, %%lo(%4), %1\n"
  337. " or %0, %1, %0\n"
  338. " .previous\n"
  339. : "=r" (val), "=r" (tmp)
  340. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  341. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  342. return __pte(val);
  343. }
  344. static inline pte_t pte_mkclean(pte_t pte)
  345. {
  346. unsigned long val = pte_val(pte), tmp;
  347. __asm__ __volatile__(
  348. "\n661: andn %0, %3, %0\n"
  349. " nop\n"
  350. "\n662: nop\n"
  351. " nop\n"
  352. " .section .sun4v_2insn_patch, \"ax\"\n"
  353. " .word 661b\n"
  354. " sethi %%uhi(%4), %1\n"
  355. " sllx %1, 32, %1\n"
  356. " .word 662b\n"
  357. " or %1, %%lo(%4), %1\n"
  358. " andn %0, %1, %0\n"
  359. " .previous\n"
  360. : "=r" (val), "=r" (tmp)
  361. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  362. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  363. return __pte(val);
  364. }
  365. static inline pte_t pte_mkwrite(pte_t pte)
  366. {
  367. unsigned long val = pte_val(pte), mask;
  368. __asm__ __volatile__(
  369. "\n661: mov %1, %0\n"
  370. " nop\n"
  371. " .section .sun4v_2insn_patch, \"ax\"\n"
  372. " .word 661b\n"
  373. " sethi %%uhi(%2), %0\n"
  374. " sllx %0, 32, %0\n"
  375. " .previous\n"
  376. : "=r" (mask)
  377. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  378. return __pte(val | mask);
  379. }
  380. static inline pte_t pte_wrprotect(pte_t pte)
  381. {
  382. unsigned long val = pte_val(pte), tmp;
  383. __asm__ __volatile__(
  384. "\n661: andn %0, %3, %0\n"
  385. " nop\n"
  386. "\n662: nop\n"
  387. " nop\n"
  388. " .section .sun4v_2insn_patch, \"ax\"\n"
  389. " .word 661b\n"
  390. " sethi %%uhi(%4), %1\n"
  391. " sllx %1, 32, %1\n"
  392. " .word 662b\n"
  393. " or %1, %%lo(%4), %1\n"
  394. " andn %0, %1, %0\n"
  395. " .previous\n"
  396. : "=r" (val), "=r" (tmp)
  397. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  398. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  399. return __pte(val);
  400. }
  401. static inline pte_t pte_mkold(pte_t pte)
  402. {
  403. unsigned long mask;
  404. __asm__ __volatile__(
  405. "\n661: mov %1, %0\n"
  406. " nop\n"
  407. " .section .sun4v_2insn_patch, \"ax\"\n"
  408. " .word 661b\n"
  409. " sethi %%uhi(%2), %0\n"
  410. " sllx %0, 32, %0\n"
  411. " .previous\n"
  412. : "=r" (mask)
  413. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  414. mask |= _PAGE_R;
  415. return __pte(pte_val(pte) & ~mask);
  416. }
  417. static inline pte_t pte_mkyoung(pte_t pte)
  418. {
  419. unsigned long mask;
  420. __asm__ __volatile__(
  421. "\n661: mov %1, %0\n"
  422. " nop\n"
  423. " .section .sun4v_2insn_patch, \"ax\"\n"
  424. " .word 661b\n"
  425. " sethi %%uhi(%2), %0\n"
  426. " sllx %0, 32, %0\n"
  427. " .previous\n"
  428. : "=r" (mask)
  429. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  430. mask |= _PAGE_R;
  431. return __pte(pte_val(pte) | mask);
  432. }
  433. static inline pte_t pte_mkspecial(pte_t pte)
  434. {
  435. pte_val(pte) |= _PAGE_SPECIAL;
  436. return pte;
  437. }
  438. static inline unsigned long pte_young(pte_t pte)
  439. {
  440. unsigned long mask;
  441. __asm__ __volatile__(
  442. "\n661: mov %1, %0\n"
  443. " nop\n"
  444. " .section .sun4v_2insn_patch, \"ax\"\n"
  445. " .word 661b\n"
  446. " sethi %%uhi(%2), %0\n"
  447. " sllx %0, 32, %0\n"
  448. " .previous\n"
  449. : "=r" (mask)
  450. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  451. return (pte_val(pte) & mask);
  452. }
  453. static inline unsigned long pte_dirty(pte_t pte)
  454. {
  455. unsigned long mask;
  456. __asm__ __volatile__(
  457. "\n661: mov %1, %0\n"
  458. " nop\n"
  459. " .section .sun4v_2insn_patch, \"ax\"\n"
  460. " .word 661b\n"
  461. " sethi %%uhi(%2), %0\n"
  462. " sllx %0, 32, %0\n"
  463. " .previous\n"
  464. : "=r" (mask)
  465. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  466. return (pte_val(pte) & mask);
  467. }
  468. static inline unsigned long pte_write(pte_t pte)
  469. {
  470. unsigned long mask;
  471. __asm__ __volatile__(
  472. "\n661: mov %1, %0\n"
  473. " nop\n"
  474. " .section .sun4v_2insn_patch, \"ax\"\n"
  475. " .word 661b\n"
  476. " sethi %%uhi(%2), %0\n"
  477. " sllx %0, 32, %0\n"
  478. " .previous\n"
  479. : "=r" (mask)
  480. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  481. return (pte_val(pte) & mask);
  482. }
  483. static inline unsigned long pte_exec(pte_t pte)
  484. {
  485. unsigned long mask;
  486. __asm__ __volatile__(
  487. "\n661: sethi %%hi(%1), %0\n"
  488. " .section .sun4v_1insn_patch, \"ax\"\n"
  489. " .word 661b\n"
  490. " mov %2, %0\n"
  491. " .previous\n"
  492. : "=r" (mask)
  493. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  494. return (pte_val(pte) & mask);
  495. }
  496. static inline unsigned long pte_file(pte_t pte)
  497. {
  498. unsigned long val = pte_val(pte);
  499. __asm__ __volatile__(
  500. "\n661: and %0, %2, %0\n"
  501. " .section .sun4v_1insn_patch, \"ax\"\n"
  502. " .word 661b\n"
  503. " and %0, %3, %0\n"
  504. " .previous\n"
  505. : "=r" (val)
  506. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  507. return val;
  508. }
  509. static inline unsigned long pte_present(pte_t pte)
  510. {
  511. unsigned long val = pte_val(pte);
  512. __asm__ __volatile__(
  513. "\n661: and %0, %2, %0\n"
  514. " .section .sun4v_1insn_patch, \"ax\"\n"
  515. " .word 661b\n"
  516. " and %0, %3, %0\n"
  517. " .previous\n"
  518. : "=r" (val)
  519. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  520. return val;
  521. }
  522. #define pte_accessible pte_accessible
  523. static inline unsigned long pte_accessible(pte_t a)
  524. {
  525. return pte_val(a) & _PAGE_VALID;
  526. }
  527. static inline unsigned long pte_special(pte_t pte)
  528. {
  529. return pte_val(pte) & _PAGE_SPECIAL;
  530. }
  531. static inline int pmd_large(pmd_t pmd)
  532. {
  533. return (pmd_val(pmd) & (PMD_ISHUGE | PMD_HUGE_PRESENT)) ==
  534. (PMD_ISHUGE | PMD_HUGE_PRESENT);
  535. }
  536. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  537. static inline int pmd_young(pmd_t pmd)
  538. {
  539. return pmd_val(pmd) & PMD_HUGE_ACCESSED;
  540. }
  541. static inline int pmd_write(pmd_t pmd)
  542. {
  543. return pmd_val(pmd) & PMD_HUGE_WRITE;
  544. }
  545. static inline unsigned long pmd_pfn(pmd_t pmd)
  546. {
  547. unsigned long val = pmd_val(pmd) & PMD_HUGE_PADDR;
  548. return val >> (PAGE_SHIFT - PMD_PADDR_SHIFT);
  549. }
  550. static inline int pmd_trans_splitting(pmd_t pmd)
  551. {
  552. return (pmd_val(pmd) & (PMD_ISHUGE|PMD_HUGE_SPLITTING)) ==
  553. (PMD_ISHUGE|PMD_HUGE_SPLITTING);
  554. }
  555. static inline int pmd_trans_huge(pmd_t pmd)
  556. {
  557. return pmd_val(pmd) & PMD_ISHUGE;
  558. }
  559. #define has_transparent_hugepage() 1
  560. static inline pmd_t pmd_mkold(pmd_t pmd)
  561. {
  562. pmd_val(pmd) &= ~PMD_HUGE_ACCESSED;
  563. return pmd;
  564. }
  565. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  566. {
  567. pmd_val(pmd) &= ~PMD_HUGE_WRITE;
  568. return pmd;
  569. }
  570. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  571. {
  572. pmd_val(pmd) |= PMD_HUGE_DIRTY;
  573. return pmd;
  574. }
  575. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  576. {
  577. pmd_val(pmd) |= PMD_HUGE_ACCESSED;
  578. return pmd;
  579. }
  580. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  581. {
  582. pmd_val(pmd) |= PMD_HUGE_WRITE;
  583. return pmd;
  584. }
  585. static inline pmd_t pmd_mknotpresent(pmd_t pmd)
  586. {
  587. pmd_val(pmd) &= ~PMD_HUGE_PRESENT;
  588. return pmd;
  589. }
  590. static inline pmd_t pmd_mksplitting(pmd_t pmd)
  591. {
  592. pmd_val(pmd) |= PMD_HUGE_SPLITTING;
  593. return pmd;
  594. }
  595. extern pgprot_t pmd_pgprot(pmd_t entry);
  596. #endif
  597. static inline int pmd_present(pmd_t pmd)
  598. {
  599. return pmd_val(pmd) != 0U;
  600. }
  601. #define pmd_none(pmd) (!pmd_val(pmd))
  602. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  603. extern void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  604. pmd_t *pmdp, pmd_t pmd);
  605. #else
  606. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  607. pmd_t *pmdp, pmd_t pmd)
  608. {
  609. *pmdp = pmd;
  610. }
  611. #endif
  612. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  613. {
  614. unsigned long val = __pa((unsigned long) (ptep)) >> PMD_PADDR_SHIFT;
  615. pmd_val(*pmdp) = val;
  616. }
  617. #define pud_set(pudp, pmdp) \
  618. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> PGD_PADDR_SHIFT))
  619. static inline unsigned long __pmd_page(pmd_t pmd)
  620. {
  621. unsigned long paddr = (unsigned long) pmd_val(pmd);
  622. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  623. if (pmd_val(pmd) & PMD_ISHUGE)
  624. paddr &= PMD_HUGE_PADDR;
  625. #endif
  626. paddr <<= PMD_PADDR_SHIFT;
  627. return ((unsigned long) __va(paddr));
  628. }
  629. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  630. #define pud_page_vaddr(pud) \
  631. ((unsigned long) __va((((unsigned long)pud_val(pud))<<PGD_PADDR_SHIFT)))
  632. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  633. #define pmd_bad(pmd) (0)
  634. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0U)
  635. #define pud_none(pud) (!pud_val(pud))
  636. #define pud_bad(pud) (0)
  637. #define pud_present(pud) (pud_val(pud) != 0U)
  638. #define pud_clear(pudp) (pud_val(*(pudp)) = 0U)
  639. /* Same in both SUN4V and SUN4U. */
  640. #define pte_none(pte) (!pte_val(pte))
  641. /* to find an entry in a page-table-directory. */
  642. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  643. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  644. /* to find an entry in a kernel page-table-directory */
  645. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  646. /* Find an entry in the second-level page table.. */
  647. #define pmd_offset(pudp, address) \
  648. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  649. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  650. /* Find an entry in the third-level page table.. */
  651. #define pte_index(dir, address) \
  652. ((pte_t *) __pmd_page(*(dir)) + \
  653. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  654. #define pte_offset_kernel pte_index
  655. #define pte_offset_map pte_index
  656. #define pte_unmap(pte) do { } while (0)
  657. /* Actual page table PTE updates. */
  658. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  659. pte_t *ptep, pte_t orig, int fullmm);
  660. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  661. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  662. unsigned long addr,
  663. pmd_t *pmdp)
  664. {
  665. pmd_t pmd = *pmdp;
  666. set_pmd_at(mm, addr, pmdp, __pmd(0U));
  667. return pmd;
  668. }
  669. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  670. pte_t *ptep, pte_t pte, int fullmm)
  671. {
  672. pte_t orig = *ptep;
  673. *ptep = pte;
  674. /* It is more efficient to let flush_tlb_kernel_range()
  675. * handle init_mm tlb flushes.
  676. *
  677. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  678. * and SUN4V pte layout, so this inline test is fine.
  679. */
  680. if (likely(mm != &init_mm) && pte_accessible(orig))
  681. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  682. }
  683. #define set_pte_at(mm,addr,ptep,pte) \
  684. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  685. #define pte_clear(mm,addr,ptep) \
  686. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  687. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  688. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  689. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  690. #ifdef DCACHE_ALIASING_POSSIBLE
  691. #define __HAVE_ARCH_MOVE_PTE
  692. #define move_pte(pte, prot, old_addr, new_addr) \
  693. ({ \
  694. pte_t newpte = (pte); \
  695. if (tlb_type != hypervisor && pte_present(pte)) { \
  696. unsigned long this_pfn = pte_pfn(pte); \
  697. \
  698. if (pfn_valid(this_pfn) && \
  699. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  700. flush_dcache_page_all(current->mm, \
  701. pfn_to_page(this_pfn)); \
  702. } \
  703. newpte; \
  704. })
  705. #endif
  706. extern pgd_t swapper_pg_dir[2048];
  707. extern pmd_t swapper_low_pmd_dir[2048];
  708. extern void paging_init(void);
  709. extern unsigned long find_ecache_flush_span(unsigned long size);
  710. struct seq_file;
  711. extern void mmu_info(struct seq_file *);
  712. struct vm_area_struct;
  713. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  714. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  715. extern void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  716. pmd_t *pmd);
  717. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  718. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
  719. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  720. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
  721. #endif
  722. /* Encode and de-code a swap entry */
  723. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  724. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  725. #define __swp_entry(type, offset) \
  726. ( (swp_entry_t) \
  727. { \
  728. (((long)(type) << PAGE_SHIFT) | \
  729. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  730. } )
  731. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  732. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  733. /* File offset in PTE support. */
  734. extern unsigned long pte_file(pte_t);
  735. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  736. extern pte_t pgoff_to_pte(unsigned long);
  737. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  738. extern unsigned long sparc64_valid_addr_bitmap[];
  739. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  740. static inline bool kern_addr_valid(unsigned long addr)
  741. {
  742. unsigned long paddr = __pa(addr);
  743. if ((paddr >> 41UL) != 0UL)
  744. return false;
  745. return test_bit(paddr >> 22, sparc64_valid_addr_bitmap);
  746. }
  747. extern int page_in_phys_avail(unsigned long paddr);
  748. /*
  749. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  750. * its high 4 bits. These macros/functions put it there or get it from there.
  751. */
  752. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  753. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  754. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  755. extern int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  756. unsigned long, pgprot_t);
  757. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  758. unsigned long from, unsigned long pfn,
  759. unsigned long size, pgprot_t prot)
  760. {
  761. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  762. int space = GET_IOSPACE(pfn);
  763. unsigned long phys_base;
  764. phys_base = offset | (((unsigned long) space) << 32UL);
  765. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  766. }
  767. #include <asm-generic/pgtable.h>
  768. /* We provide our own get_unmapped_area to cope with VA holes and
  769. * SHM area cache aliasing for userland.
  770. */
  771. #define HAVE_ARCH_UNMAPPED_AREA
  772. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  773. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  774. * the largest alignment possible such that larget PTEs can be used.
  775. */
  776. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  777. unsigned long, unsigned long,
  778. unsigned long);
  779. #define HAVE_ARCH_FB_UNMAPPED_AREA
  780. extern void pgtable_cache_init(void);
  781. extern void sun4v_register_fault_status(void);
  782. extern void sun4v_ktsb_register(void);
  783. extern void __init cheetah_ecache_flush_init(void);
  784. extern void sun4v_patch_tlb_handlers(void);
  785. extern unsigned long cmdline_memory_size;
  786. extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  787. #endif /* !(__ASSEMBLY__) */
  788. #endif /* !(_SPARC64_PGTABLE_H) */