setup-sh7757.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <linux/sh_intc.h>
  22. #include <linux/usb/ohci_pdriver.h>
  23. #include <cpu/dma-register.h>
  24. #include <cpu/sh7757.h>
  25. static struct plat_sci_port scif2_platform_data = {
  26. .mapbase = 0xfe4b0000, /* SCIF2 */
  27. .flags = UPF_BOOT_AUTOCONF,
  28. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  29. .scbrr_algo_id = SCBRR_ALGO_2,
  30. .type = PORT_SCIF,
  31. .irqs = SCIx_IRQ_MUXED(evt2irq(0x700)),
  32. };
  33. static struct platform_device scif2_device = {
  34. .name = "sh-sci",
  35. .id = 0,
  36. .dev = {
  37. .platform_data = &scif2_platform_data,
  38. },
  39. };
  40. static struct plat_sci_port scif3_platform_data = {
  41. .mapbase = 0xfe4c0000, /* SCIF3 */
  42. .flags = UPF_BOOT_AUTOCONF,
  43. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  44. .scbrr_algo_id = SCBRR_ALGO_2,
  45. .type = PORT_SCIF,
  46. .irqs = SCIx_IRQ_MUXED(evt2irq(0xb80)),
  47. };
  48. static struct platform_device scif3_device = {
  49. .name = "sh-sci",
  50. .id = 1,
  51. .dev = {
  52. .platform_data = &scif3_platform_data,
  53. },
  54. };
  55. static struct plat_sci_port scif4_platform_data = {
  56. .mapbase = 0xfe4d0000, /* SCIF4 */
  57. .flags = UPF_BOOT_AUTOCONF,
  58. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  59. .scbrr_algo_id = SCBRR_ALGO_2,
  60. .type = PORT_SCIF,
  61. .irqs = SCIx_IRQ_MUXED(evt2irq(0xF00)),
  62. };
  63. static struct platform_device scif4_device = {
  64. .name = "sh-sci",
  65. .id = 2,
  66. .dev = {
  67. .platform_data = &scif4_platform_data,
  68. },
  69. };
  70. static struct sh_timer_config tmu0_platform_data = {
  71. .channel_offset = 0x04,
  72. .timer_bit = 0,
  73. .clockevent_rating = 200,
  74. };
  75. static struct resource tmu0_resources[] = {
  76. [0] = {
  77. .start = 0xfe430008,
  78. .end = 0xfe430013,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = evt2irq(0x580),
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static struct platform_device tmu0_device = {
  87. .name = "sh_tmu",
  88. .id = 0,
  89. .dev = {
  90. .platform_data = &tmu0_platform_data,
  91. },
  92. .resource = tmu0_resources,
  93. .num_resources = ARRAY_SIZE(tmu0_resources),
  94. };
  95. static struct sh_timer_config tmu1_platform_data = {
  96. .channel_offset = 0x10,
  97. .timer_bit = 1,
  98. .clocksource_rating = 200,
  99. };
  100. static struct resource tmu1_resources[] = {
  101. [0] = {
  102. .start = 0xfe430014,
  103. .end = 0xfe43001f,
  104. .flags = IORESOURCE_MEM,
  105. },
  106. [1] = {
  107. .start = evt2irq(0x5a0),
  108. .flags = IORESOURCE_IRQ,
  109. },
  110. };
  111. static struct platform_device tmu1_device = {
  112. .name = "sh_tmu",
  113. .id = 1,
  114. .dev = {
  115. .platform_data = &tmu1_platform_data,
  116. },
  117. .resource = tmu1_resources,
  118. .num_resources = ARRAY_SIZE(tmu1_resources),
  119. };
  120. static struct resource spi0_resources[] = {
  121. [0] = {
  122. .start = 0xfe002000,
  123. .end = 0xfe0020ff,
  124. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  125. },
  126. [1] = {
  127. .start = evt2irq(0xcc0),
  128. .flags = IORESOURCE_IRQ,
  129. },
  130. };
  131. /* DMA */
  132. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  133. {
  134. .slave_id = SHDMA_SLAVE_SDHI_TX,
  135. .addr = 0x1fe50030,
  136. .chcr = SM_INC | 0x800 | 0x40000000 |
  137. TS_INDEX2VAL(XMIT_SZ_16BIT),
  138. .mid_rid = 0xc5,
  139. },
  140. {
  141. .slave_id = SHDMA_SLAVE_SDHI_RX,
  142. .addr = 0x1fe50030,
  143. .chcr = DM_INC | 0x800 | 0x40000000 |
  144. TS_INDEX2VAL(XMIT_SZ_16BIT),
  145. .mid_rid = 0xc6,
  146. },
  147. {
  148. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  149. .addr = 0x1fcb0034,
  150. .chcr = SM_INC | 0x800 | 0x40000000 |
  151. TS_INDEX2VAL(XMIT_SZ_32BIT),
  152. .mid_rid = 0xd3,
  153. },
  154. {
  155. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  156. .addr = 0x1fcb0034,
  157. .chcr = DM_INC | 0x800 | 0x40000000 |
  158. TS_INDEX2VAL(XMIT_SZ_32BIT),
  159. .mid_rid = 0xd7,
  160. },
  161. };
  162. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  163. {
  164. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  165. .addr = 0x1f4b000c,
  166. .chcr = SM_INC | 0x800 | 0x40000000 |
  167. TS_INDEX2VAL(XMIT_SZ_8BIT),
  168. .mid_rid = 0x21,
  169. },
  170. {
  171. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  172. .addr = 0x1f4b0014,
  173. .chcr = DM_INC | 0x800 | 0x40000000 |
  174. TS_INDEX2VAL(XMIT_SZ_8BIT),
  175. .mid_rid = 0x22,
  176. },
  177. {
  178. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  179. .addr = 0x1f4c000c,
  180. .chcr = SM_INC | 0x800 | 0x40000000 |
  181. TS_INDEX2VAL(XMIT_SZ_8BIT),
  182. .mid_rid = 0x29,
  183. },
  184. {
  185. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  186. .addr = 0x1f4c0014,
  187. .chcr = DM_INC | 0x800 | 0x40000000 |
  188. TS_INDEX2VAL(XMIT_SZ_8BIT),
  189. .mid_rid = 0x2a,
  190. },
  191. {
  192. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  193. .addr = 0x1f4d000c,
  194. .chcr = SM_INC | 0x800 | 0x40000000 |
  195. TS_INDEX2VAL(XMIT_SZ_8BIT),
  196. .mid_rid = 0x41,
  197. },
  198. {
  199. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  200. .addr = 0x1f4d0014,
  201. .chcr = DM_INC | 0x800 | 0x40000000 |
  202. TS_INDEX2VAL(XMIT_SZ_8BIT),
  203. .mid_rid = 0x42,
  204. },
  205. {
  206. .slave_id = SHDMA_SLAVE_RSPI_TX,
  207. .addr = 0xfe480004,
  208. .chcr = SM_INC | 0x800 | 0x40000000 |
  209. TS_INDEX2VAL(XMIT_SZ_16BIT),
  210. .mid_rid = 0xc1,
  211. },
  212. {
  213. .slave_id = SHDMA_SLAVE_RSPI_RX,
  214. .addr = 0xfe480004,
  215. .chcr = DM_INC | 0x800 | 0x40000000 |
  216. TS_INDEX2VAL(XMIT_SZ_16BIT),
  217. .mid_rid = 0xc2,
  218. },
  219. };
  220. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  221. {
  222. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  223. .addr = 0x1e500012,
  224. .chcr = SM_INC | 0x800 | 0x40000000 |
  225. TS_INDEX2VAL(XMIT_SZ_8BIT),
  226. .mid_rid = 0x21,
  227. },
  228. {
  229. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  230. .addr = 0x1e500013,
  231. .chcr = DM_INC | 0x800 | 0x40000000 |
  232. TS_INDEX2VAL(XMIT_SZ_8BIT),
  233. .mid_rid = 0x22,
  234. },
  235. {
  236. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  237. .addr = 0x1e510012,
  238. .chcr = SM_INC | 0x800 | 0x40000000 |
  239. TS_INDEX2VAL(XMIT_SZ_8BIT),
  240. .mid_rid = 0x29,
  241. },
  242. {
  243. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  244. .addr = 0x1e510013,
  245. .chcr = DM_INC | 0x800 | 0x40000000 |
  246. TS_INDEX2VAL(XMIT_SZ_8BIT),
  247. .mid_rid = 0x2a,
  248. },
  249. {
  250. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  251. .addr = 0x1e520012,
  252. .chcr = SM_INC | 0x800 | 0x40000000 |
  253. TS_INDEX2VAL(XMIT_SZ_8BIT),
  254. .mid_rid = 0xa1,
  255. },
  256. {
  257. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  258. .addr = 0x1e520013,
  259. .chcr = DM_INC | 0x800 | 0x40000000 |
  260. TS_INDEX2VAL(XMIT_SZ_8BIT),
  261. .mid_rid = 0xa2,
  262. },
  263. {
  264. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  265. .addr = 0x1e530012,
  266. .chcr = SM_INC | 0x800 | 0x40000000 |
  267. TS_INDEX2VAL(XMIT_SZ_8BIT),
  268. .mid_rid = 0xa9,
  269. },
  270. {
  271. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  272. .addr = 0x1e530013,
  273. .chcr = DM_INC | 0x800 | 0x40000000 |
  274. TS_INDEX2VAL(XMIT_SZ_8BIT),
  275. .mid_rid = 0xaf,
  276. },
  277. {
  278. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  279. .addr = 0x1e540012,
  280. .chcr = SM_INC | 0x800 | 0x40000000 |
  281. TS_INDEX2VAL(XMIT_SZ_8BIT),
  282. .mid_rid = 0xc5,
  283. },
  284. {
  285. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  286. .addr = 0x1e540013,
  287. .chcr = DM_INC | 0x800 | 0x40000000 |
  288. TS_INDEX2VAL(XMIT_SZ_8BIT),
  289. .mid_rid = 0xc6,
  290. },
  291. };
  292. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  293. {
  294. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  295. .addr = 0x1e550012,
  296. .chcr = SM_INC | 0x800 | 0x40000000 |
  297. TS_INDEX2VAL(XMIT_SZ_8BIT),
  298. .mid_rid = 0x21,
  299. },
  300. {
  301. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  302. .addr = 0x1e550013,
  303. .chcr = DM_INC | 0x800 | 0x40000000 |
  304. TS_INDEX2VAL(XMIT_SZ_8BIT),
  305. .mid_rid = 0x22,
  306. },
  307. {
  308. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  309. .addr = 0x1e560012,
  310. .chcr = SM_INC | 0x800 | 0x40000000 |
  311. TS_INDEX2VAL(XMIT_SZ_8BIT),
  312. .mid_rid = 0x29,
  313. },
  314. {
  315. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  316. .addr = 0x1e560013,
  317. .chcr = DM_INC | 0x800 | 0x40000000 |
  318. TS_INDEX2VAL(XMIT_SZ_8BIT),
  319. .mid_rid = 0x2a,
  320. },
  321. {
  322. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  323. .addr = 0x1e570012,
  324. .chcr = SM_INC | 0x800 | 0x40000000 |
  325. TS_INDEX2VAL(XMIT_SZ_8BIT),
  326. .mid_rid = 0x41,
  327. },
  328. {
  329. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  330. .addr = 0x1e570013,
  331. .chcr = DM_INC | 0x800 | 0x40000000 |
  332. TS_INDEX2VAL(XMIT_SZ_8BIT),
  333. .mid_rid = 0x42,
  334. },
  335. {
  336. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  337. .addr = 0x1e580012,
  338. .chcr = SM_INC | 0x800 | 0x40000000 |
  339. TS_INDEX2VAL(XMIT_SZ_8BIT),
  340. .mid_rid = 0x45,
  341. },
  342. {
  343. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  344. .addr = 0x1e580013,
  345. .chcr = DM_INC | 0x800 | 0x40000000 |
  346. TS_INDEX2VAL(XMIT_SZ_8BIT),
  347. .mid_rid = 0x46,
  348. },
  349. {
  350. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  351. .addr = 0x1e590012,
  352. .chcr = SM_INC | 0x800 | 0x40000000 |
  353. TS_INDEX2VAL(XMIT_SZ_8BIT),
  354. .mid_rid = 0x51,
  355. },
  356. {
  357. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  358. .addr = 0x1e590013,
  359. .chcr = DM_INC | 0x800 | 0x40000000 |
  360. TS_INDEX2VAL(XMIT_SZ_8BIT),
  361. .mid_rid = 0x52,
  362. },
  363. };
  364. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  365. {
  366. .offset = 0,
  367. .dmars = 0,
  368. .dmars_bit = 0,
  369. }, {
  370. .offset = 0x10,
  371. .dmars = 0,
  372. .dmars_bit = 8,
  373. }, {
  374. .offset = 0x20,
  375. .dmars = 4,
  376. .dmars_bit = 0,
  377. }, {
  378. .offset = 0x30,
  379. .dmars = 4,
  380. .dmars_bit = 8,
  381. }, {
  382. .offset = 0x50,
  383. .dmars = 8,
  384. .dmars_bit = 0,
  385. }, {
  386. .offset = 0x60,
  387. .dmars = 8,
  388. .dmars_bit = 8,
  389. }
  390. };
  391. static const unsigned int ts_shift[] = TS_SHIFT;
  392. static struct sh_dmae_pdata dma0_platform_data = {
  393. .slave = sh7757_dmae0_slaves,
  394. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  395. .channel = sh7757_dmae_channels,
  396. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  397. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  398. .ts_low_mask = CHCR_TS_LOW_MASK,
  399. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  400. .ts_high_mask = CHCR_TS_HIGH_MASK,
  401. .ts_shift = ts_shift,
  402. .ts_shift_num = ARRAY_SIZE(ts_shift),
  403. .dmaor_init = DMAOR_INIT,
  404. };
  405. static struct sh_dmae_pdata dma1_platform_data = {
  406. .slave = sh7757_dmae1_slaves,
  407. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  408. .channel = sh7757_dmae_channels,
  409. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  410. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  411. .ts_low_mask = CHCR_TS_LOW_MASK,
  412. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  413. .ts_high_mask = CHCR_TS_HIGH_MASK,
  414. .ts_shift = ts_shift,
  415. .ts_shift_num = ARRAY_SIZE(ts_shift),
  416. .dmaor_init = DMAOR_INIT,
  417. };
  418. static struct sh_dmae_pdata dma2_platform_data = {
  419. .slave = sh7757_dmae2_slaves,
  420. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  421. .channel = sh7757_dmae_channels,
  422. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  423. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  424. .ts_low_mask = CHCR_TS_LOW_MASK,
  425. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  426. .ts_high_mask = CHCR_TS_HIGH_MASK,
  427. .ts_shift = ts_shift,
  428. .ts_shift_num = ARRAY_SIZE(ts_shift),
  429. .dmaor_init = DMAOR_INIT,
  430. };
  431. static struct sh_dmae_pdata dma3_platform_data = {
  432. .slave = sh7757_dmae3_slaves,
  433. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  434. .channel = sh7757_dmae_channels,
  435. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  436. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  437. .ts_low_mask = CHCR_TS_LOW_MASK,
  438. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  439. .ts_high_mask = CHCR_TS_HIGH_MASK,
  440. .ts_shift = ts_shift,
  441. .ts_shift_num = ARRAY_SIZE(ts_shift),
  442. .dmaor_init = DMAOR_INIT,
  443. };
  444. /* channel 0 to 5 */
  445. static struct resource sh7757_dmae0_resources[] = {
  446. [0] = {
  447. /* Channel registers and DMAOR */
  448. .start = 0xff608020,
  449. .end = 0xff60808f,
  450. .flags = IORESOURCE_MEM,
  451. },
  452. [1] = {
  453. /* DMARSx */
  454. .start = 0xff609000,
  455. .end = 0xff60900b,
  456. .flags = IORESOURCE_MEM,
  457. },
  458. {
  459. .name = "error_irq",
  460. .start = evt2irq(0x640),
  461. .end = evt2irq(0x640),
  462. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  463. },
  464. };
  465. /* channel 6 to 11 */
  466. static struct resource sh7757_dmae1_resources[] = {
  467. [0] = {
  468. /* Channel registers and DMAOR */
  469. .start = 0xff618020,
  470. .end = 0xff61808f,
  471. .flags = IORESOURCE_MEM,
  472. },
  473. [1] = {
  474. /* DMARSx */
  475. .start = 0xff619000,
  476. .end = 0xff61900b,
  477. .flags = IORESOURCE_MEM,
  478. },
  479. {
  480. .name = "error_irq",
  481. .start = evt2irq(0x640),
  482. .end = evt2irq(0x640),
  483. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  484. },
  485. {
  486. /* IRQ for channels 4 */
  487. .start = evt2irq(0x7c0),
  488. .end = evt2irq(0x7c0),
  489. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  490. },
  491. {
  492. /* IRQ for channels 5 */
  493. .start = evt2irq(0x7c0),
  494. .end = evt2irq(0x7c0),
  495. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  496. },
  497. {
  498. /* IRQ for channels 6 */
  499. .start = evt2irq(0xd00),
  500. .end = evt2irq(0xd00),
  501. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  502. },
  503. {
  504. /* IRQ for channels 7 */
  505. .start = evt2irq(0xd00),
  506. .end = evt2irq(0xd00),
  507. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  508. },
  509. {
  510. /* IRQ for channels 8 */
  511. .start = evt2irq(0xd00),
  512. .end = evt2irq(0xd00),
  513. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  514. },
  515. {
  516. /* IRQ for channels 9 */
  517. .start = evt2irq(0xd00),
  518. .end = evt2irq(0xd00),
  519. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  520. },
  521. {
  522. /* IRQ for channels 10 */
  523. .start = evt2irq(0xd00),
  524. .end = evt2irq(0xd00),
  525. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  526. },
  527. {
  528. /* IRQ for channels 11 */
  529. .start = evt2irq(0xd00),
  530. .end = evt2irq(0xd00),
  531. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  532. },
  533. };
  534. /* channel 12 to 17 */
  535. static struct resource sh7757_dmae2_resources[] = {
  536. [0] = {
  537. /* Channel registers and DMAOR */
  538. .start = 0xff708020,
  539. .end = 0xff70808f,
  540. .flags = IORESOURCE_MEM,
  541. },
  542. [1] = {
  543. /* DMARSx */
  544. .start = 0xff709000,
  545. .end = 0xff70900b,
  546. .flags = IORESOURCE_MEM,
  547. },
  548. {
  549. .name = "error_irq",
  550. .start = evt2irq(0x2a60),
  551. .end = evt2irq(0x2a60),
  552. .flags = IORESOURCE_IRQ,
  553. },
  554. {
  555. /* IRQ for channels 12 to 16 */
  556. .start = evt2irq(0x2400),
  557. .end = evt2irq(0x2480),
  558. .flags = IORESOURCE_IRQ,
  559. },
  560. {
  561. /* IRQ for channel 17 */
  562. .start = evt2irq(0x24e0),
  563. .end = evt2irq(0x24e0),
  564. .flags = IORESOURCE_IRQ,
  565. },
  566. };
  567. /* channel 18 to 23 */
  568. static struct resource sh7757_dmae3_resources[] = {
  569. [0] = {
  570. /* Channel registers and DMAOR */
  571. .start = 0xff718020,
  572. .end = 0xff71808f,
  573. .flags = IORESOURCE_MEM,
  574. },
  575. [1] = {
  576. /* DMARSx */
  577. .start = 0xff719000,
  578. .end = 0xff71900b,
  579. .flags = IORESOURCE_MEM,
  580. },
  581. {
  582. .name = "error_irq",
  583. .start = evt2irq(0x2a80),
  584. .end = evt2irq(0x2a80),
  585. .flags = IORESOURCE_IRQ,
  586. },
  587. {
  588. /* IRQ for channels 18 to 22 */
  589. .start = evt2irq(0x2500),
  590. .end = evt2irq(0x2580),
  591. .flags = IORESOURCE_IRQ,
  592. },
  593. {
  594. /* IRQ for channel 23 */
  595. .start = evt2irq(0x2600),
  596. .end = evt2irq(0x2600),
  597. .flags = IORESOURCE_IRQ,
  598. },
  599. };
  600. static struct platform_device dma0_device = {
  601. .name = "sh-dma-engine",
  602. .id = 0,
  603. .resource = sh7757_dmae0_resources,
  604. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  605. .dev = {
  606. .platform_data = &dma0_platform_data,
  607. },
  608. };
  609. static struct platform_device dma1_device = {
  610. .name = "sh-dma-engine",
  611. .id = 1,
  612. .resource = sh7757_dmae1_resources,
  613. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  614. .dev = {
  615. .platform_data = &dma1_platform_data,
  616. },
  617. };
  618. static struct platform_device dma2_device = {
  619. .name = "sh-dma-engine",
  620. .id = 2,
  621. .resource = sh7757_dmae2_resources,
  622. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  623. .dev = {
  624. .platform_data = &dma2_platform_data,
  625. },
  626. };
  627. static struct platform_device dma3_device = {
  628. .name = "sh-dma-engine",
  629. .id = 3,
  630. .resource = sh7757_dmae3_resources,
  631. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  632. .dev = {
  633. .platform_data = &dma3_platform_data,
  634. },
  635. };
  636. static struct platform_device spi0_device = {
  637. .name = "sh_spi",
  638. .id = 0,
  639. .dev = {
  640. .dma_mask = NULL,
  641. .coherent_dma_mask = 0xffffffff,
  642. },
  643. .num_resources = ARRAY_SIZE(spi0_resources),
  644. .resource = spi0_resources,
  645. };
  646. static struct resource spi1_resources[] = {
  647. {
  648. .start = 0xffd8ee70,
  649. .end = 0xffd8eeff,
  650. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  651. },
  652. {
  653. .start = evt2irq(0x8c0),
  654. .flags = IORESOURCE_IRQ,
  655. },
  656. };
  657. static struct platform_device spi1_device = {
  658. .name = "sh_spi",
  659. .id = 1,
  660. .num_resources = ARRAY_SIZE(spi1_resources),
  661. .resource = spi1_resources,
  662. };
  663. static struct resource rspi_resources[] = {
  664. {
  665. .start = 0xfe480000,
  666. .end = 0xfe4800ff,
  667. .flags = IORESOURCE_MEM,
  668. },
  669. {
  670. .start = evt2irq(0x1d80),
  671. .flags = IORESOURCE_IRQ,
  672. },
  673. };
  674. static struct platform_device rspi_device = {
  675. .name = "rspi",
  676. .id = 2,
  677. .num_resources = ARRAY_SIZE(rspi_resources),
  678. .resource = rspi_resources,
  679. };
  680. static struct resource usb_ehci_resources[] = {
  681. [0] = {
  682. .start = 0xfe4f1000,
  683. .end = 0xfe4f10ff,
  684. .flags = IORESOURCE_MEM,
  685. },
  686. [1] = {
  687. .start = evt2irq(0x920),
  688. .end = evt2irq(0x920),
  689. .flags = IORESOURCE_IRQ,
  690. },
  691. };
  692. static struct platform_device usb_ehci_device = {
  693. .name = "sh_ehci",
  694. .id = -1,
  695. .dev = {
  696. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  697. .coherent_dma_mask = DMA_BIT_MASK(32),
  698. },
  699. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  700. .resource = usb_ehci_resources,
  701. };
  702. static struct resource usb_ohci_resources[] = {
  703. [0] = {
  704. .start = 0xfe4f1800,
  705. .end = 0xfe4f18ff,
  706. .flags = IORESOURCE_MEM,
  707. },
  708. [1] = {
  709. .start = evt2irq(0x920),
  710. .end = evt2irq(0x920),
  711. .flags = IORESOURCE_IRQ,
  712. },
  713. };
  714. static struct usb_ohci_pdata usb_ohci_pdata;
  715. static struct platform_device usb_ohci_device = {
  716. .name = "ohci-platform",
  717. .id = -1,
  718. .dev = {
  719. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  720. .coherent_dma_mask = DMA_BIT_MASK(32),
  721. .platform_data = &usb_ohci_pdata,
  722. },
  723. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  724. .resource = usb_ohci_resources,
  725. };
  726. static struct platform_device *sh7757_devices[] __initdata = {
  727. &scif2_device,
  728. &scif3_device,
  729. &scif4_device,
  730. &tmu0_device,
  731. &tmu1_device,
  732. &dma0_device,
  733. &dma1_device,
  734. &dma2_device,
  735. &dma3_device,
  736. &spi0_device,
  737. &spi1_device,
  738. &rspi_device,
  739. &usb_ehci_device,
  740. &usb_ohci_device,
  741. };
  742. static int __init sh7757_devices_setup(void)
  743. {
  744. return platform_add_devices(sh7757_devices,
  745. ARRAY_SIZE(sh7757_devices));
  746. }
  747. arch_initcall(sh7757_devices_setup);
  748. static struct platform_device *sh7757_early_devices[] __initdata = {
  749. &scif2_device,
  750. &scif3_device,
  751. &scif4_device,
  752. &tmu0_device,
  753. &tmu1_device,
  754. };
  755. void __init plat_early_device_setup(void)
  756. {
  757. early_platform_add_devices(sh7757_early_devices,
  758. ARRAY_SIZE(sh7757_early_devices));
  759. }
  760. enum {
  761. UNUSED = 0,
  762. /* interrupt sources */
  763. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  764. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  765. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  766. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  767. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  768. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  769. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  770. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  771. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  772. SDHI, DVC,
  773. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  774. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  775. HUDI,
  776. ARC4,
  777. DMAC0_5, DMAC6_7, DMAC8_11,
  778. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  779. USB0, USB1,
  780. JMC,
  781. SPI0, SPI1,
  782. TMR01, TMR23, TMR45,
  783. FRT,
  784. LPC, LPC5, LPC6, LPC7, LPC8,
  785. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  786. ETHERC,
  787. ADC0, ADC1,
  788. SIM,
  789. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  790. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  791. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  792. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  793. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  794. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  795. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  796. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  797. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  798. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  799. ONFICTL,
  800. MMC1, MMC2,
  801. ECCU,
  802. PCIC,
  803. G200,
  804. RSPI,
  805. SGPIO,
  806. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  807. DMINT20, DMINT21, DMINT22, DMINT23,
  808. DDRECC,
  809. TSIP,
  810. PCIE_BRIDGE,
  811. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  812. GETHER0, GETHER1, GETHER2,
  813. PBIA, PBIB, PBIC,
  814. DMAE2, DMAE3,
  815. SERMUX2, SERMUX3,
  816. /* interrupt groups */
  817. TMU012, TMU345,
  818. };
  819. static struct intc_vect vectors[] __initdata = {
  820. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  821. INTC_VECT(SDHI, 0x4c0),
  822. INTC_VECT(DVC, 0x4e0),
  823. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  824. INTC_VECT(IRQ10, 0x540),
  825. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  826. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  827. INTC_VECT(HUDI, 0x600),
  828. INTC_VECT(ARC4, 0x620),
  829. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  830. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  831. INTC_VECT(DMAC0_5, 0x6c0),
  832. INTC_VECT(IRQ11, 0x6e0),
  833. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  834. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  835. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  836. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  837. INTC_VECT(USB0, 0x840),
  838. INTC_VECT(IRQ12, 0x880),
  839. INTC_VECT(JMC, 0x8a0),
  840. INTC_VECT(SPI1, 0x8c0),
  841. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  842. INTC_VECT(USB1, 0x920),
  843. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  844. INTC_VECT(TMR45, 0xa40),
  845. INTC_VECT(FRT, 0xa80),
  846. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  847. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  848. INTC_VECT(LPC, 0xb20),
  849. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  850. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  851. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  852. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  853. INTC_VECT(PECI2, 0xc40),
  854. INTC_VECT(IRQ15, 0xc60),
  855. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  856. INTC_VECT(SPI0, 0xcc0),
  857. INTC_VECT(ADC1, 0xce0),
  858. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  859. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  860. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  861. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  862. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  863. INTC_VECT(TMU5, 0xe40),
  864. INTC_VECT(ADC0, 0xe60),
  865. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  866. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  867. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  868. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  869. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  870. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  871. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  872. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  873. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  874. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  875. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  876. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  877. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  878. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  879. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  880. INTC_VECT(IIC6_2, 0x1920),
  881. INTC_VECT(ONFICTL, 0x1960),
  882. INTC_VECT(IIC6_3, 0x1980),
  883. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  884. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  885. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  886. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  887. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  888. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  889. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  890. INTC_VECT(ECCU, 0x1cc0),
  891. INTC_VECT(PCIC, 0x1ce0),
  892. INTC_VECT(G200, 0x1d00),
  893. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  894. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  895. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  896. INTC_VECT(PECI5, 0x1f00),
  897. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  898. INTC_VECT(SGPIO, 0x1fc0),
  899. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  900. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  901. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  902. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  903. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  904. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  905. INTC_VECT(DDRECC, 0x2620),
  906. INTC_VECT(TSIP, 0x2640),
  907. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  908. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  909. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  910. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  911. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  912. INTC_VECT(WDT8B, 0x2900),
  913. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  914. INTC_VECT(GETHER2, 0x29a0),
  915. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  916. INTC_VECT(PBIC, 0x2a40),
  917. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  918. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  919. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  920. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  921. };
  922. static struct intc_group groups[] __initdata = {
  923. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  924. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  925. };
  926. static struct intc_mask_reg mask_registers[] __initdata = {
  927. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  928. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  929. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  930. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  931. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  932. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  933. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  934. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  935. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  936. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  937. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  938. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  939. { 0, 0, 0, 0, 0, 0, 0, 0,
  940. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  941. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  942. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  943. } },
  944. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  945. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  946. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  947. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  948. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  949. } },
  950. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  951. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  952. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  953. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  954. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  955. } },
  956. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  957. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  958. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  959. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  960. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  961. } },
  962. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  963. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  964. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  965. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  966. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  967. } },
  968. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  969. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  970. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  971. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  972. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  973. } },
  974. };
  975. #define INTPRI 0xffd00010
  976. #define INT2PRI0 0xffd40000
  977. #define INT2PRI1 0xffd40004
  978. #define INT2PRI2 0xffd40008
  979. #define INT2PRI3 0xffd4000c
  980. #define INT2PRI4 0xffd40010
  981. #define INT2PRI5 0xffd40014
  982. #define INT2PRI6 0xffd40018
  983. #define INT2PRI7 0xffd4001c
  984. #define INT2PRI8 0xffd400a0
  985. #define INT2PRI9 0xffd400a4
  986. #define INT2PRI10 0xffd400a8
  987. #define INT2PRI11 0xffd400ac
  988. #define INT2PRI12 0xffd400b0
  989. #define INT2PRI13 0xffd400b4
  990. #define INT2PRI14 0xffd400b8
  991. #define INT2PRI15 0xffd400bc
  992. #define INT2PRI16 0xffd10000
  993. #define INT2PRI17 0xffd10004
  994. #define INT2PRI18 0xffd10008
  995. #define INT2PRI19 0xffd1000c
  996. #define INT2PRI20 0xffd10010
  997. #define INT2PRI21 0xffd10014
  998. #define INT2PRI22 0xffd10018
  999. #define INT2PRI23 0xffd1001c
  1000. #define INT2PRI24 0xffd100a0
  1001. #define INT2PRI25 0xffd100a4
  1002. #define INT2PRI26 0xffd100a8
  1003. #define INT2PRI27 0xffd100ac
  1004. #define INT2PRI28 0xffd100b0
  1005. #define INT2PRI29 0xffd100b4
  1006. #define INT2PRI30 0xffd100b8
  1007. #define INT2PRI31 0xffd100bc
  1008. #define INT2PRI32 0xffd20000
  1009. #define INT2PRI33 0xffd20004
  1010. #define INT2PRI34 0xffd20008
  1011. #define INT2PRI35 0xffd2000c
  1012. #define INT2PRI36 0xffd20010
  1013. #define INT2PRI37 0xffd20014
  1014. #define INT2PRI38 0xffd20018
  1015. #define INT2PRI39 0xffd2001c
  1016. #define INT2PRI40 0xffd200a0
  1017. #define INT2PRI41 0xffd200a4
  1018. #define INT2PRI42 0xffd200a8
  1019. #define INT2PRI43 0xffd200ac
  1020. #define INT2PRI44 0xffd200b0
  1021. #define INT2PRI45 0xffd200b4
  1022. #define INT2PRI46 0xffd200b8
  1023. #define INT2PRI47 0xffd200bc
  1024. static struct intc_prio_reg prio_registers[] __initdata = {
  1025. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  1026. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1027. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  1028. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  1029. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  1030. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1031. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1032. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1033. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1034. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1035. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1036. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1037. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1038. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1039. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1040. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1041. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1042. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1043. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1044. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1045. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1046. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1047. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1048. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1049. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1050. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1051. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1052. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1053. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1054. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1055. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1056. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1057. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1058. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1059. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1060. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1061. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1062. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1063. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1064. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1065. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1066. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1067. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1068. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1069. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1070. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1071. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1072. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1073. };
  1074. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1075. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1076. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1077. };
  1078. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1079. mask_registers, prio_registers,
  1080. sense_registers_irq8to15);
  1081. /* Support for external interrupt pins in IRQ mode */
  1082. static struct intc_vect vectors_irq0123[] __initdata = {
  1083. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1084. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1085. };
  1086. static struct intc_vect vectors_irq4567[] __initdata = {
  1087. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1088. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1089. };
  1090. static struct intc_sense_reg sense_registers[] __initdata = {
  1091. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1092. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1093. };
  1094. static struct intc_mask_reg ack_registers[] __initdata = {
  1095. { 0xffd00024, 0, 32, /* INTREQ */
  1096. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1097. };
  1098. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1099. vectors_irq0123, NULL, mask_registers,
  1100. prio_registers, sense_registers, ack_registers);
  1101. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1102. vectors_irq4567, NULL, mask_registers,
  1103. prio_registers, sense_registers, ack_registers);
  1104. /* External interrupt pins in IRL mode */
  1105. static struct intc_vect vectors_irl0123[] __initdata = {
  1106. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1107. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1108. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1109. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1110. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1111. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1112. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1113. INTC_VECT(IRL0_HHHL, 0x3c0),
  1114. };
  1115. static struct intc_vect vectors_irl4567[] __initdata = {
  1116. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1117. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1118. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1119. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1120. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1121. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1122. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1123. INTC_VECT(IRL4_HHHL, 0x3c0),
  1124. };
  1125. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1126. NULL, mask_registers, NULL, NULL);
  1127. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1128. NULL, mask_registers, NULL, NULL);
  1129. #define INTC_ICR0 0xffd00000
  1130. #define INTC_INTMSK0 0xffd00044
  1131. #define INTC_INTMSK1 0xffd00048
  1132. #define INTC_INTMSK2 0xffd40080
  1133. #define INTC_INTMSKCLR1 0xffd00068
  1134. #define INTC_INTMSKCLR2 0xffd40084
  1135. void __init plat_irq_setup(void)
  1136. {
  1137. /* disable IRQ3-0 + IRQ7-4 */
  1138. __raw_writel(0xff000000, INTC_INTMSK0);
  1139. /* disable IRL3-0 + IRL7-4 */
  1140. __raw_writel(0xc0000000, INTC_INTMSK1);
  1141. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1142. /* select IRL mode for IRL3-0 + IRL7-4 */
  1143. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1144. /* disable holding function, ie enable "SH-4 Mode" */
  1145. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1146. register_intc_controller(&intc_desc);
  1147. }
  1148. void __init plat_irq_setup_pins(int mode)
  1149. {
  1150. switch (mode) {
  1151. case IRQ_MODE_IRQ7654:
  1152. /* select IRQ mode for IRL7-4 */
  1153. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1154. register_intc_controller(&intc_desc_irq4567);
  1155. break;
  1156. case IRQ_MODE_IRQ3210:
  1157. /* select IRQ mode for IRL3-0 */
  1158. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1159. register_intc_controller(&intc_desc_irq0123);
  1160. break;
  1161. case IRQ_MODE_IRL7654:
  1162. /* enable IRL7-4 but don't provide any masking */
  1163. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1164. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1165. break;
  1166. case IRQ_MODE_IRL3210:
  1167. /* enable IRL0-3 but don't provide any masking */
  1168. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1169. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1170. break;
  1171. case IRQ_MODE_IRL7654_MASK:
  1172. /* enable IRL7-4 and mask using cpu intc controller */
  1173. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1174. register_intc_controller(&intc_desc_irl4567);
  1175. break;
  1176. case IRQ_MODE_IRL3210_MASK:
  1177. /* enable IRL0-3 and mask using cpu intc controller */
  1178. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1179. register_intc_controller(&intc_desc_irl0123);
  1180. break;
  1181. default:
  1182. BUG();
  1183. }
  1184. }
  1185. void __init plat_mem_setup(void)
  1186. {
  1187. }