pci_clp.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright IBM Corp. 2012
  3. *
  4. * Author(s):
  5. * Jan Glauber <jang@linux.vnet.ibm.com>
  6. */
  7. #define COMPONENT "zPCI"
  8. #define pr_fmt(fmt) COMPONENT ": " fmt
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/err.h>
  12. #include <linux/delay.h>
  13. #include <linux/pci.h>
  14. #include <asm/pci_clp.h>
  15. /*
  16. * Call Logical Processor
  17. * Retry logic is handled by the caller.
  18. */
  19. static inline u8 clp_instr(void *data)
  20. {
  21. struct { u8 _[CLP_BLK_SIZE]; } *req = data;
  22. u64 ignored;
  23. u8 cc;
  24. asm volatile (
  25. " .insn rrf,0xb9a00000,%[ign],%[req],0x0,0x2\n"
  26. " ipm %[cc]\n"
  27. " srl %[cc],28\n"
  28. : [cc] "=d" (cc), [ign] "=d" (ignored), "+m" (*req)
  29. : [req] "a" (req)
  30. : "cc");
  31. return cc;
  32. }
  33. static void *clp_alloc_block(void)
  34. {
  35. return (void *) __get_free_pages(GFP_KERNEL, get_order(CLP_BLK_SIZE));
  36. }
  37. static void clp_free_block(void *ptr)
  38. {
  39. free_pages((unsigned long) ptr, get_order(CLP_BLK_SIZE));
  40. }
  41. static void clp_store_query_pci_fngrp(struct zpci_dev *zdev,
  42. struct clp_rsp_query_pci_grp *response)
  43. {
  44. zdev->tlb_refresh = response->refresh;
  45. zdev->dma_mask = response->dasm;
  46. zdev->msi_addr = response->msia;
  47. zdev->fmb_update = response->mui;
  48. pr_debug("Supported number of MSI vectors: %u\n", response->noi);
  49. switch (response->version) {
  50. case 1:
  51. zdev->max_bus_speed = PCIE_SPEED_5_0GT;
  52. break;
  53. default:
  54. zdev->max_bus_speed = PCI_SPEED_UNKNOWN;
  55. break;
  56. }
  57. }
  58. static int clp_query_pci_fngrp(struct zpci_dev *zdev, u8 pfgid)
  59. {
  60. struct clp_req_rsp_query_pci_grp *rrb;
  61. int rc;
  62. rrb = clp_alloc_block();
  63. if (!rrb)
  64. return -ENOMEM;
  65. memset(rrb, 0, sizeof(*rrb));
  66. rrb->request.hdr.len = sizeof(rrb->request);
  67. rrb->request.hdr.cmd = CLP_QUERY_PCI_FNGRP;
  68. rrb->response.hdr.len = sizeof(rrb->response);
  69. rrb->request.pfgid = pfgid;
  70. rc = clp_instr(rrb);
  71. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
  72. clp_store_query_pci_fngrp(zdev, &rrb->response);
  73. else {
  74. pr_err("Query PCI FNGRP failed with response: %x cc: %d\n",
  75. rrb->response.hdr.rsp, rc);
  76. rc = -EIO;
  77. }
  78. clp_free_block(rrb);
  79. return rc;
  80. }
  81. static int clp_store_query_pci_fn(struct zpci_dev *zdev,
  82. struct clp_rsp_query_pci *response)
  83. {
  84. int i;
  85. for (i = 0; i < PCI_BAR_COUNT; i++) {
  86. zdev->bars[i].val = le32_to_cpu(response->bar[i]);
  87. zdev->bars[i].size = response->bar_size[i];
  88. }
  89. zdev->start_dma = response->sdma;
  90. zdev->end_dma = response->edma;
  91. zdev->pchid = response->pchid;
  92. zdev->pfgid = response->pfgid;
  93. return 0;
  94. }
  95. static int clp_query_pci_fn(struct zpci_dev *zdev, u32 fh)
  96. {
  97. struct clp_req_rsp_query_pci *rrb;
  98. int rc;
  99. rrb = clp_alloc_block();
  100. if (!rrb)
  101. return -ENOMEM;
  102. memset(rrb, 0, sizeof(*rrb));
  103. rrb->request.hdr.len = sizeof(rrb->request);
  104. rrb->request.hdr.cmd = CLP_QUERY_PCI_FN;
  105. rrb->response.hdr.len = sizeof(rrb->response);
  106. rrb->request.fh = fh;
  107. rc = clp_instr(rrb);
  108. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
  109. rc = clp_store_query_pci_fn(zdev, &rrb->response);
  110. if (rc)
  111. goto out;
  112. if (rrb->response.pfgid)
  113. rc = clp_query_pci_fngrp(zdev, rrb->response.pfgid);
  114. } else {
  115. pr_err("Query PCI failed with response: %x cc: %d\n",
  116. rrb->response.hdr.rsp, rc);
  117. rc = -EIO;
  118. }
  119. out:
  120. clp_free_block(rrb);
  121. return rc;
  122. }
  123. int clp_add_pci_device(u32 fid, u32 fh, int configured)
  124. {
  125. struct zpci_dev *zdev;
  126. int rc;
  127. zdev = zpci_alloc_device();
  128. if (IS_ERR(zdev))
  129. return PTR_ERR(zdev);
  130. zdev->fh = fh;
  131. zdev->fid = fid;
  132. /* Query function properties and update zdev */
  133. rc = clp_query_pci_fn(zdev, fh);
  134. if (rc)
  135. goto error;
  136. if (configured)
  137. zdev->state = ZPCI_FN_STATE_CONFIGURED;
  138. else
  139. zdev->state = ZPCI_FN_STATE_STANDBY;
  140. rc = zpci_create_device(zdev);
  141. if (rc)
  142. goto error;
  143. return 0;
  144. error:
  145. zpci_free_device(zdev);
  146. return rc;
  147. }
  148. /*
  149. * Enable/Disable a given PCI function defined by its function handle.
  150. */
  151. static int clp_set_pci_fn(u32 *fh, u8 nr_dma_as, u8 command)
  152. {
  153. struct clp_req_rsp_set_pci *rrb;
  154. int rc, retries = 1000;
  155. rrb = clp_alloc_block();
  156. if (!rrb)
  157. return -ENOMEM;
  158. do {
  159. memset(rrb, 0, sizeof(*rrb));
  160. rrb->request.hdr.len = sizeof(rrb->request);
  161. rrb->request.hdr.cmd = CLP_SET_PCI_FN;
  162. rrb->response.hdr.len = sizeof(rrb->response);
  163. rrb->request.fh = *fh;
  164. rrb->request.oc = command;
  165. rrb->request.ndas = nr_dma_as;
  166. rc = clp_instr(rrb);
  167. if (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY) {
  168. retries--;
  169. if (retries < 0)
  170. break;
  171. msleep(1);
  172. }
  173. } while (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY);
  174. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
  175. *fh = rrb->response.fh;
  176. else {
  177. pr_err("Set PCI FN failed with response: %x cc: %d\n",
  178. rrb->response.hdr.rsp, rc);
  179. rc = -EIO;
  180. }
  181. clp_free_block(rrb);
  182. return rc;
  183. }
  184. int clp_enable_fh(struct zpci_dev *zdev, u8 nr_dma_as)
  185. {
  186. u32 fh = zdev->fh;
  187. int rc;
  188. rc = clp_set_pci_fn(&fh, nr_dma_as, CLP_SET_ENABLE_PCI_FN);
  189. if (!rc)
  190. /* Success -> store enabled handle in zdev */
  191. zdev->fh = fh;
  192. return rc;
  193. }
  194. int clp_disable_fh(struct zpci_dev *zdev)
  195. {
  196. u32 fh = zdev->fh;
  197. int rc;
  198. if (!zdev_enabled(zdev))
  199. return 0;
  200. dev_info(&zdev->pdev->dev, "disabling fn handle: 0x%x\n", fh);
  201. rc = clp_set_pci_fn(&fh, 0, CLP_SET_DISABLE_PCI_FN);
  202. if (!rc)
  203. /* Success -> store disabled handle in zdev */
  204. zdev->fh = fh;
  205. else
  206. dev_err(&zdev->pdev->dev,
  207. "Failed to disable fn handle: 0x%x\n", fh);
  208. return rc;
  209. }
  210. static void clp_check_pcifn_entry(struct clp_fh_list_entry *entry)
  211. {
  212. int present, rc;
  213. if (!entry->vendor_id)
  214. return;
  215. /* TODO: be a little bit more scalable */
  216. present = zpci_fid_present(entry->fid);
  217. if (present)
  218. pr_debug("%s: device %x already present\n", __func__, entry->fid);
  219. /* skip already used functions */
  220. if (present && entry->config_state)
  221. return;
  222. /* aev 306: function moved to stand-by state */
  223. if (present && !entry->config_state) {
  224. /*
  225. * The handle is already disabled, that means no iota/irq freeing via
  226. * the firmware interfaces anymore. Need to free resources manually
  227. * (DMA memory, debug, sysfs)...
  228. */
  229. zpci_stop_device(get_zdev_by_fid(entry->fid));
  230. return;
  231. }
  232. rc = clp_add_pci_device(entry->fid, entry->fh, entry->config_state);
  233. if (rc)
  234. pr_err("Failed to add fid: 0x%x\n", entry->fid);
  235. }
  236. int clp_find_pci_devices(void)
  237. {
  238. struct clp_req_rsp_list_pci *rrb;
  239. u64 resume_token = 0;
  240. int entries, i, rc;
  241. rrb = clp_alloc_block();
  242. if (!rrb)
  243. return -ENOMEM;
  244. do {
  245. memset(rrb, 0, sizeof(*rrb));
  246. rrb->request.hdr.len = sizeof(rrb->request);
  247. rrb->request.hdr.cmd = CLP_LIST_PCI;
  248. /* store as many entries as possible */
  249. rrb->response.hdr.len = CLP_BLK_SIZE - LIST_PCI_HDR_LEN;
  250. rrb->request.resume_token = resume_token;
  251. /* Get PCI function handle list */
  252. rc = clp_instr(rrb);
  253. if (rc || rrb->response.hdr.rsp != CLP_RC_OK) {
  254. pr_err("List PCI failed with response: 0x%x cc: %d\n",
  255. rrb->response.hdr.rsp, rc);
  256. rc = -EIO;
  257. goto out;
  258. }
  259. WARN_ON_ONCE(rrb->response.entry_size !=
  260. sizeof(struct clp_fh_list_entry));
  261. entries = (rrb->response.hdr.len - LIST_PCI_HDR_LEN) /
  262. rrb->response.entry_size;
  263. pr_info("Detected number of PCI functions: %u\n", entries);
  264. /* Store the returned resume token as input for the next call */
  265. resume_token = rrb->response.resume_token;
  266. for (i = 0; i < entries; i++)
  267. clp_check_pcifn_entry(&rrb->response.fh_list[i]);
  268. } while (resume_token);
  269. pr_debug("Maximum number of supported PCI functions: %u\n",
  270. rrb->response.max_fn);
  271. out:
  272. clp_free_block(rrb);
  273. return rc;
  274. }