pgtable.h 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999, 2000
  4. * Author(s): Hartmut Penner (hp@de.ibm.com)
  5. * Ulrich Weigand (weigand@de.ibm.com)
  6. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  7. *
  8. * Derived from "include/asm-i386/pgtable.h"
  9. */
  10. #ifndef _ASM_S390_PGTABLE_H
  11. #define _ASM_S390_PGTABLE_H
  12. /*
  13. * The Linux memory management assumes a three-level page table setup. For
  14. * s390 31 bit we "fold" the mid level into the top-level page table, so
  15. * that we physically have the same two-level page table as the s390 mmu
  16. * expects in 31 bit mode. For s390 64 bit we use three of the five levels
  17. * the hardware provides (region first and region second tables are not
  18. * used).
  19. *
  20. * The "pgd_xxx()" functions are trivial for a folded two-level
  21. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  22. * into the pgd entry)
  23. *
  24. * This file contains the functions and defines necessary to modify and use
  25. * the S390 page table tree.
  26. */
  27. #ifndef __ASSEMBLY__
  28. #include <linux/sched.h>
  29. #include <linux/mm_types.h>
  30. #include <linux/page-flags.h>
  31. #include <asm/bug.h>
  32. #include <asm/page.h>
  33. extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
  34. extern void paging_init(void);
  35. extern void vmem_map_init(void);
  36. /*
  37. * The S390 doesn't have any external MMU info: the kernel page
  38. * tables contain all the necessary information.
  39. */
  40. #define update_mmu_cache(vma, address, ptep) do { } while (0)
  41. #define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
  42. /*
  43. * ZERO_PAGE is a global shared page that is always zero; used
  44. * for zero-mapped memory areas etc..
  45. */
  46. extern unsigned long empty_zero_page;
  47. extern unsigned long zero_page_mask;
  48. #define ZERO_PAGE(vaddr) \
  49. (virt_to_page((void *)(empty_zero_page + \
  50. (((unsigned long)(vaddr)) &zero_page_mask))))
  51. #define __HAVE_COLOR_ZERO_PAGE
  52. #endif /* !__ASSEMBLY__ */
  53. /*
  54. * PMD_SHIFT determines the size of the area a second-level page
  55. * table can map
  56. * PGDIR_SHIFT determines what a third-level page table entry can map
  57. */
  58. #ifndef CONFIG_64BIT
  59. # define PMD_SHIFT 20
  60. # define PUD_SHIFT 20
  61. # define PGDIR_SHIFT 20
  62. #else /* CONFIG_64BIT */
  63. # define PMD_SHIFT 20
  64. # define PUD_SHIFT 31
  65. # define PGDIR_SHIFT 42
  66. #endif /* CONFIG_64BIT */
  67. #define PMD_SIZE (1UL << PMD_SHIFT)
  68. #define PMD_MASK (~(PMD_SIZE-1))
  69. #define PUD_SIZE (1UL << PUD_SHIFT)
  70. #define PUD_MASK (~(PUD_SIZE-1))
  71. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  72. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  73. /*
  74. * entries per page directory level: the S390 is two-level, so
  75. * we don't really have any PMD directory physically.
  76. * for S390 segment-table entries are combined to one PGD
  77. * that leads to 1024 pte per pgd
  78. */
  79. #define PTRS_PER_PTE 256
  80. #ifndef CONFIG_64BIT
  81. #define PTRS_PER_PMD 1
  82. #define PTRS_PER_PUD 1
  83. #else /* CONFIG_64BIT */
  84. #define PTRS_PER_PMD 2048
  85. #define PTRS_PER_PUD 2048
  86. #endif /* CONFIG_64BIT */
  87. #define PTRS_PER_PGD 2048
  88. #define FIRST_USER_ADDRESS 0
  89. #define pte_ERROR(e) \
  90. printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
  91. #define pmd_ERROR(e) \
  92. printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
  93. #define pud_ERROR(e) \
  94. printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
  95. #define pgd_ERROR(e) \
  96. printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
  97. #ifndef __ASSEMBLY__
  98. /*
  99. * The vmalloc and module area will always be on the topmost area of the kernel
  100. * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc and modules.
  101. * On 64 bit kernels we have a 2GB area at the top of the vmalloc area where
  102. * modules will reside. That makes sure that inter module branches always
  103. * happen without trampolines and in addition the placement within a 2GB frame
  104. * is branch prediction unit friendly.
  105. */
  106. extern unsigned long VMALLOC_START;
  107. extern unsigned long VMALLOC_END;
  108. extern struct page *vmemmap;
  109. #define VMEM_MAX_PHYS ((unsigned long) vmemmap)
  110. #ifdef CONFIG_64BIT
  111. extern unsigned long MODULES_VADDR;
  112. extern unsigned long MODULES_END;
  113. #define MODULES_VADDR MODULES_VADDR
  114. #define MODULES_END MODULES_END
  115. #define MODULES_LEN (1UL << 31)
  116. #endif
  117. /*
  118. * A 31 bit pagetable entry of S390 has following format:
  119. * | PFRA | | OS |
  120. * 0 0IP0
  121. * 00000000001111111111222222222233
  122. * 01234567890123456789012345678901
  123. *
  124. * I Page-Invalid Bit: Page is not available for address-translation
  125. * P Page-Protection Bit: Store access not possible for page
  126. *
  127. * A 31 bit segmenttable entry of S390 has following format:
  128. * | P-table origin | |PTL
  129. * 0 IC
  130. * 00000000001111111111222222222233
  131. * 01234567890123456789012345678901
  132. *
  133. * I Segment-Invalid Bit: Segment is not available for address-translation
  134. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  135. * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
  136. *
  137. * The 31 bit segmenttable origin of S390 has following format:
  138. *
  139. * |S-table origin | | STL |
  140. * X **GPS
  141. * 00000000001111111111222222222233
  142. * 01234567890123456789012345678901
  143. *
  144. * X Space-Switch event:
  145. * G Segment-Invalid Bit: *
  146. * P Private-Space Bit: Segment is not private (PoP 3-30)
  147. * S Storage-Alteration:
  148. * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
  149. *
  150. * A 64 bit pagetable entry of S390 has following format:
  151. * | PFRA |0IPC| OS |
  152. * 0000000000111111111122222222223333333333444444444455555555556666
  153. * 0123456789012345678901234567890123456789012345678901234567890123
  154. *
  155. * I Page-Invalid Bit: Page is not available for address-translation
  156. * P Page-Protection Bit: Store access not possible for page
  157. * C Change-bit override: HW is not required to set change bit
  158. *
  159. * A 64 bit segmenttable entry of S390 has following format:
  160. * | P-table origin | TT
  161. * 0000000000111111111122222222223333333333444444444455555555556666
  162. * 0123456789012345678901234567890123456789012345678901234567890123
  163. *
  164. * I Segment-Invalid Bit: Segment is not available for address-translation
  165. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  166. * P Page-Protection Bit: Store access not possible for page
  167. * TT Type 00
  168. *
  169. * A 64 bit region table entry of S390 has following format:
  170. * | S-table origin | TF TTTL
  171. * 0000000000111111111122222222223333333333444444444455555555556666
  172. * 0123456789012345678901234567890123456789012345678901234567890123
  173. *
  174. * I Segment-Invalid Bit: Segment is not available for address-translation
  175. * TT Type 01
  176. * TF
  177. * TL Table length
  178. *
  179. * The 64 bit regiontable origin of S390 has following format:
  180. * | region table origon | DTTL
  181. * 0000000000111111111122222222223333333333444444444455555555556666
  182. * 0123456789012345678901234567890123456789012345678901234567890123
  183. *
  184. * X Space-Switch event:
  185. * G Segment-Invalid Bit:
  186. * P Private-Space Bit:
  187. * S Storage-Alteration:
  188. * R Real space
  189. * TL Table-Length:
  190. *
  191. * A storage key has the following format:
  192. * | ACC |F|R|C|0|
  193. * 0 3 4 5 6 7
  194. * ACC: access key
  195. * F : fetch protection bit
  196. * R : referenced bit
  197. * C : changed bit
  198. */
  199. /* Hardware bits in the page table entry */
  200. #define _PAGE_CO 0x100 /* HW Change-bit override */
  201. #define _PAGE_RO 0x200 /* HW read-only bit */
  202. #define _PAGE_INVALID 0x400 /* HW invalid bit */
  203. /* Software bits in the page table entry */
  204. #define _PAGE_SWT 0x001 /* SW pte type bit t */
  205. #define _PAGE_SWX 0x002 /* SW pte type bit x */
  206. #define _PAGE_SWC 0x004 /* SW pte changed bit */
  207. #define _PAGE_SWR 0x008 /* SW pte referenced bit */
  208. #define _PAGE_SWW 0x010 /* SW pte write bit */
  209. #define _PAGE_SPECIAL 0x020 /* SW associated with special page */
  210. #define __HAVE_ARCH_PTE_SPECIAL
  211. /* Set of bits not changed in pte_modify */
  212. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_CO | \
  213. _PAGE_SWC | _PAGE_SWR)
  214. /* Six different types of pages. */
  215. #define _PAGE_TYPE_EMPTY 0x400
  216. #define _PAGE_TYPE_NONE 0x401
  217. #define _PAGE_TYPE_SWAP 0x403
  218. #define _PAGE_TYPE_FILE 0x601 /* bit 0x002 is used for offset !! */
  219. #define _PAGE_TYPE_RO 0x200
  220. #define _PAGE_TYPE_RW 0x000
  221. /*
  222. * Only four types for huge pages, using the invalid bit and protection bit
  223. * of a segment table entry.
  224. */
  225. #define _HPAGE_TYPE_EMPTY 0x020 /* _SEGMENT_ENTRY_INV */
  226. #define _HPAGE_TYPE_NONE 0x220
  227. #define _HPAGE_TYPE_RO 0x200 /* _SEGMENT_ENTRY_RO */
  228. #define _HPAGE_TYPE_RW 0x000
  229. /*
  230. * PTE type bits are rather complicated. handle_pte_fault uses pte_present,
  231. * pte_none and pte_file to find out the pte type WITHOUT holding the page
  232. * table lock. ptep_clear_flush on the other hand uses ptep_clear_flush to
  233. * invalidate a given pte. ipte sets the hw invalid bit and clears all tlbs
  234. * for the page. The page table entry is set to _PAGE_TYPE_EMPTY afterwards.
  235. * This change is done while holding the lock, but the intermediate step
  236. * of a previously valid pte with the hw invalid bit set can be observed by
  237. * handle_pte_fault. That makes it necessary that all valid pte types with
  238. * the hw invalid bit set must be distinguishable from the four pte types
  239. * empty, none, swap and file.
  240. *
  241. * irxt ipte irxt
  242. * _PAGE_TYPE_EMPTY 1000 -> 1000
  243. * _PAGE_TYPE_NONE 1001 -> 1001
  244. * _PAGE_TYPE_SWAP 1011 -> 1011
  245. * _PAGE_TYPE_FILE 11?1 -> 11?1
  246. * _PAGE_TYPE_RO 0100 -> 1100
  247. * _PAGE_TYPE_RW 0000 -> 1000
  248. *
  249. * pte_none is true for bits combinations 1000, 1010, 1100, 1110
  250. * pte_present is true for bits combinations 0000, 0010, 0100, 0110, 1001
  251. * pte_file is true for bits combinations 1101, 1111
  252. * swap pte is 1011 and 0001, 0011, 0101, 0111 are invalid.
  253. */
  254. #ifndef CONFIG_64BIT
  255. /* Bits in the segment table address-space-control-element */
  256. #define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
  257. #define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
  258. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  259. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  260. #define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
  261. /* Bits in the segment table entry */
  262. #define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
  263. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  264. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  265. #define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
  266. #define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
  267. #define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
  268. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  269. /* Page status table bits for virtualization */
  270. #define RCP_ACC_BITS 0xf0000000UL
  271. #define RCP_FP_BIT 0x08000000UL
  272. #define RCP_PCL_BIT 0x00800000UL
  273. #define RCP_HR_BIT 0x00400000UL
  274. #define RCP_HC_BIT 0x00200000UL
  275. #define RCP_GR_BIT 0x00040000UL
  276. #define RCP_GC_BIT 0x00020000UL
  277. /* User dirty / referenced bit for KVM's migration feature */
  278. #define KVM_UR_BIT 0x00008000UL
  279. #define KVM_UC_BIT 0x00004000UL
  280. #else /* CONFIG_64BIT */
  281. /* Bits in the segment/region table address-space-control-element */
  282. #define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
  283. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  284. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  285. #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
  286. #define _ASCE_REAL_SPACE 0x20 /* real space control */
  287. #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
  288. #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
  289. #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
  290. #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
  291. #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
  292. #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
  293. /* Bits in the region table entry */
  294. #define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
  295. #define _REGION_ENTRY_RO 0x200 /* region protection bit */
  296. #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
  297. #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
  298. #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
  299. #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
  300. #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
  301. #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
  302. #define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
  303. #define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INV)
  304. #define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
  305. #define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INV)
  306. #define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
  307. #define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INV)
  308. #define _REGION3_ENTRY_LARGE 0x400 /* RTTE-format control, large page */
  309. #define _REGION3_ENTRY_RO 0x200 /* page protection bit */
  310. #define _REGION3_ENTRY_CO 0x100 /* change-recording override */
  311. /* Bits in the segment table entry */
  312. #define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
  313. #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
  314. #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
  315. #define _SEGMENT_ENTRY (0)
  316. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INV)
  317. #define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
  318. #define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
  319. #define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
  320. #define _SEGMENT_ENTRY_SPLIT (1UL << _SEGMENT_ENTRY_SPLIT_BIT)
  321. /* Set of bits not changed in pmd_modify */
  322. #define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
  323. | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
  324. /* Page status table bits for virtualization */
  325. #define RCP_ACC_BITS 0xf000000000000000UL
  326. #define RCP_FP_BIT 0x0800000000000000UL
  327. #define RCP_PCL_BIT 0x0080000000000000UL
  328. #define RCP_HR_BIT 0x0040000000000000UL
  329. #define RCP_HC_BIT 0x0020000000000000UL
  330. #define RCP_GR_BIT 0x0004000000000000UL
  331. #define RCP_GC_BIT 0x0002000000000000UL
  332. /* User dirty / referenced bit for KVM's migration feature */
  333. #define KVM_UR_BIT 0x0000800000000000UL
  334. #define KVM_UC_BIT 0x0000400000000000UL
  335. #endif /* CONFIG_64BIT */
  336. /*
  337. * A user page table pointer has the space-switch-event bit, the
  338. * private-space-control bit and the storage-alteration-event-control
  339. * bit set. A kernel page table pointer doesn't need them.
  340. */
  341. #define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
  342. _ASCE_ALT_EVENT)
  343. /*
  344. * Page protection definitions.
  345. */
  346. #define PAGE_NONE __pgprot(_PAGE_TYPE_NONE)
  347. #define PAGE_RO __pgprot(_PAGE_TYPE_RO)
  348. #define PAGE_RW __pgprot(_PAGE_TYPE_RO | _PAGE_SWW)
  349. #define PAGE_RWC __pgprot(_PAGE_TYPE_RW | _PAGE_SWW | _PAGE_SWC)
  350. #define PAGE_KERNEL PAGE_RWC
  351. #define PAGE_SHARED PAGE_KERNEL
  352. #define PAGE_COPY PAGE_RO
  353. /*
  354. * On s390 the page table entry has an invalid bit and a read-only bit.
  355. * Read permission implies execute permission and write permission
  356. * implies read permission.
  357. */
  358. /*xwr*/
  359. #define __P000 PAGE_NONE
  360. #define __P001 PAGE_RO
  361. #define __P010 PAGE_RO
  362. #define __P011 PAGE_RO
  363. #define __P100 PAGE_RO
  364. #define __P101 PAGE_RO
  365. #define __P110 PAGE_RO
  366. #define __P111 PAGE_RO
  367. #define __S000 PAGE_NONE
  368. #define __S001 PAGE_RO
  369. #define __S010 PAGE_RW
  370. #define __S011 PAGE_RW
  371. #define __S100 PAGE_RO
  372. #define __S101 PAGE_RO
  373. #define __S110 PAGE_RW
  374. #define __S111 PAGE_RW
  375. static inline int mm_exclusive(struct mm_struct *mm)
  376. {
  377. return likely(mm == current->active_mm &&
  378. atomic_read(&mm->context.attach_count) <= 1);
  379. }
  380. static inline int mm_has_pgste(struct mm_struct *mm)
  381. {
  382. #ifdef CONFIG_PGSTE
  383. if (unlikely(mm->context.has_pgste))
  384. return 1;
  385. #endif
  386. return 0;
  387. }
  388. /*
  389. * pgd/pmd/pte query functions
  390. */
  391. #ifndef CONFIG_64BIT
  392. static inline int pgd_present(pgd_t pgd) { return 1; }
  393. static inline int pgd_none(pgd_t pgd) { return 0; }
  394. static inline int pgd_bad(pgd_t pgd) { return 0; }
  395. static inline int pud_present(pud_t pud) { return 1; }
  396. static inline int pud_none(pud_t pud) { return 0; }
  397. static inline int pud_large(pud_t pud) { return 0; }
  398. static inline int pud_bad(pud_t pud) { return 0; }
  399. #else /* CONFIG_64BIT */
  400. static inline int pgd_present(pgd_t pgd)
  401. {
  402. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  403. return 1;
  404. return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
  405. }
  406. static inline int pgd_none(pgd_t pgd)
  407. {
  408. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  409. return 0;
  410. return (pgd_val(pgd) & _REGION_ENTRY_INV) != 0UL;
  411. }
  412. static inline int pgd_bad(pgd_t pgd)
  413. {
  414. /*
  415. * With dynamic page table levels the pgd can be a region table
  416. * entry or a segment table entry. Check for the bit that are
  417. * invalid for either table entry.
  418. */
  419. unsigned long mask =
  420. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  421. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  422. return (pgd_val(pgd) & mask) != 0;
  423. }
  424. static inline int pud_present(pud_t pud)
  425. {
  426. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  427. return 1;
  428. return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
  429. }
  430. static inline int pud_none(pud_t pud)
  431. {
  432. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  433. return 0;
  434. return (pud_val(pud) & _REGION_ENTRY_INV) != 0UL;
  435. }
  436. static inline int pud_large(pud_t pud)
  437. {
  438. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) != _REGION_ENTRY_TYPE_R3)
  439. return 0;
  440. return !!(pud_val(pud) & _REGION3_ENTRY_LARGE);
  441. }
  442. static inline int pud_bad(pud_t pud)
  443. {
  444. /*
  445. * With dynamic page table levels the pud can be a region table
  446. * entry or a segment table entry. Check for the bit that are
  447. * invalid for either table entry.
  448. */
  449. unsigned long mask =
  450. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INV &
  451. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  452. return (pud_val(pud) & mask) != 0;
  453. }
  454. #endif /* CONFIG_64BIT */
  455. static inline int pmd_present(pmd_t pmd)
  456. {
  457. unsigned long mask = _SEGMENT_ENTRY_INV | _SEGMENT_ENTRY_RO;
  458. return (pmd_val(pmd) & mask) == _HPAGE_TYPE_NONE ||
  459. !(pmd_val(pmd) & _SEGMENT_ENTRY_INV);
  460. }
  461. static inline int pmd_none(pmd_t pmd)
  462. {
  463. return (pmd_val(pmd) & _SEGMENT_ENTRY_INV) &&
  464. !(pmd_val(pmd) & _SEGMENT_ENTRY_RO);
  465. }
  466. static inline int pmd_large(pmd_t pmd)
  467. {
  468. #ifdef CONFIG_64BIT
  469. return !!(pmd_val(pmd) & _SEGMENT_ENTRY_LARGE);
  470. #else
  471. return 0;
  472. #endif
  473. }
  474. static inline int pmd_bad(pmd_t pmd)
  475. {
  476. unsigned long mask = ~_SEGMENT_ENTRY_ORIGIN & ~_SEGMENT_ENTRY_INV;
  477. return (pmd_val(pmd) & mask) != _SEGMENT_ENTRY;
  478. }
  479. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  480. extern void pmdp_splitting_flush(struct vm_area_struct *vma,
  481. unsigned long addr, pmd_t *pmdp);
  482. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  483. extern int pmdp_set_access_flags(struct vm_area_struct *vma,
  484. unsigned long address, pmd_t *pmdp,
  485. pmd_t entry, int dirty);
  486. #define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
  487. extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
  488. unsigned long address, pmd_t *pmdp);
  489. #define __HAVE_ARCH_PMD_WRITE
  490. static inline int pmd_write(pmd_t pmd)
  491. {
  492. return (pmd_val(pmd) & _SEGMENT_ENTRY_RO) == 0;
  493. }
  494. static inline int pmd_young(pmd_t pmd)
  495. {
  496. return 0;
  497. }
  498. static inline int pte_none(pte_t pte)
  499. {
  500. return (pte_val(pte) & _PAGE_INVALID) && !(pte_val(pte) & _PAGE_SWT);
  501. }
  502. static inline int pte_present(pte_t pte)
  503. {
  504. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT | _PAGE_SWX;
  505. return (pte_val(pte) & mask) == _PAGE_TYPE_NONE ||
  506. (!(pte_val(pte) & _PAGE_INVALID) &&
  507. !(pte_val(pte) & _PAGE_SWT));
  508. }
  509. static inline int pte_file(pte_t pte)
  510. {
  511. unsigned long mask = _PAGE_RO | _PAGE_INVALID | _PAGE_SWT;
  512. return (pte_val(pte) & mask) == _PAGE_TYPE_FILE;
  513. }
  514. static inline int pte_special(pte_t pte)
  515. {
  516. return (pte_val(pte) & _PAGE_SPECIAL);
  517. }
  518. #define __HAVE_ARCH_PTE_SAME
  519. static inline int pte_same(pte_t a, pte_t b)
  520. {
  521. return pte_val(a) == pte_val(b);
  522. }
  523. static inline pgste_t pgste_get_lock(pte_t *ptep)
  524. {
  525. unsigned long new = 0;
  526. #ifdef CONFIG_PGSTE
  527. unsigned long old;
  528. preempt_disable();
  529. asm(
  530. " lg %0,%2\n"
  531. "0: lgr %1,%0\n"
  532. " nihh %0,0xff7f\n" /* clear RCP_PCL_BIT in old */
  533. " oihh %1,0x0080\n" /* set RCP_PCL_BIT in new */
  534. " csg %0,%1,%2\n"
  535. " jl 0b\n"
  536. : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
  537. : "Q" (ptep[PTRS_PER_PTE]) : "cc");
  538. #endif
  539. return __pgste(new);
  540. }
  541. static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
  542. {
  543. #ifdef CONFIG_PGSTE
  544. asm(
  545. " nihh %1,0xff7f\n" /* clear RCP_PCL_BIT */
  546. " stg %1,%0\n"
  547. : "=Q" (ptep[PTRS_PER_PTE])
  548. : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE]) : "cc");
  549. preempt_enable();
  550. #endif
  551. }
  552. static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
  553. {
  554. #ifdef CONFIG_PGSTE
  555. unsigned long address, bits;
  556. unsigned char skey;
  557. if (!pte_present(*ptep))
  558. return pgste;
  559. address = pte_val(*ptep) & PAGE_MASK;
  560. skey = page_get_storage_key(address);
  561. bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
  562. /* Clear page changed & referenced bit in the storage key */
  563. if (bits & _PAGE_CHANGED)
  564. page_set_storage_key(address, skey ^ bits, 0);
  565. else if (bits)
  566. page_reset_referenced(address);
  567. /* Transfer page changed & referenced bit to guest bits in pgste */
  568. pgste_val(pgste) |= bits << 48; /* RCP_GR_BIT & RCP_GC_BIT */
  569. /* Get host changed & referenced bits from pgste */
  570. bits |= (pgste_val(pgste) & (RCP_HR_BIT | RCP_HC_BIT)) >> 52;
  571. /* Transfer page changed & referenced bit to kvm user bits */
  572. pgste_val(pgste) |= bits << 45; /* KVM_UR_BIT & KVM_UC_BIT */
  573. /* Clear relevant host bits in pgste. */
  574. pgste_val(pgste) &= ~(RCP_HR_BIT | RCP_HC_BIT);
  575. pgste_val(pgste) &= ~(RCP_ACC_BITS | RCP_FP_BIT);
  576. /* Copy page access key and fetch protection bit to pgste */
  577. pgste_val(pgste) |=
  578. (unsigned long) (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
  579. /* Transfer referenced bit to pte */
  580. pte_val(*ptep) |= (bits & _PAGE_REFERENCED) << 1;
  581. #endif
  582. return pgste;
  583. }
  584. static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
  585. {
  586. #ifdef CONFIG_PGSTE
  587. int young;
  588. if (!pte_present(*ptep))
  589. return pgste;
  590. /* Get referenced bit from storage key */
  591. young = page_reset_referenced(pte_val(*ptep) & PAGE_MASK);
  592. if (young)
  593. pgste_val(pgste) |= RCP_GR_BIT;
  594. /* Get host referenced bit from pgste */
  595. if (pgste_val(pgste) & RCP_HR_BIT) {
  596. pgste_val(pgste) &= ~RCP_HR_BIT;
  597. young = 1;
  598. }
  599. /* Transfer referenced bit to kvm user bits and pte */
  600. if (young) {
  601. pgste_val(pgste) |= KVM_UR_BIT;
  602. pte_val(*ptep) |= _PAGE_SWR;
  603. }
  604. #endif
  605. return pgste;
  606. }
  607. static inline void pgste_set_key(pte_t *ptep, pgste_t pgste, pte_t entry)
  608. {
  609. #ifdef CONFIG_PGSTE
  610. unsigned long address;
  611. unsigned long okey, nkey;
  612. if (!pte_present(entry))
  613. return;
  614. address = pte_val(entry) & PAGE_MASK;
  615. okey = nkey = page_get_storage_key(address);
  616. nkey &= ~(_PAGE_ACC_BITS | _PAGE_FP_BIT);
  617. /* Set page access key and fetch protection bit from pgste */
  618. nkey |= (pgste_val(pgste) & (RCP_ACC_BITS | RCP_FP_BIT)) >> 56;
  619. if (okey != nkey)
  620. page_set_storage_key(address, nkey, 0);
  621. #endif
  622. }
  623. static inline void pgste_set_pte(pte_t *ptep, pte_t entry)
  624. {
  625. if (!MACHINE_HAS_ESOP && (pte_val(entry) & _PAGE_SWW)) {
  626. /*
  627. * Without enhanced suppression-on-protection force
  628. * the dirty bit on for all writable ptes.
  629. */
  630. pte_val(entry) |= _PAGE_SWC;
  631. pte_val(entry) &= ~_PAGE_RO;
  632. }
  633. *ptep = entry;
  634. }
  635. /**
  636. * struct gmap_struct - guest address space
  637. * @mm: pointer to the parent mm_struct
  638. * @table: pointer to the page directory
  639. * @asce: address space control element for gmap page table
  640. * @crst_list: list of all crst tables used in the guest address space
  641. */
  642. struct gmap {
  643. struct list_head list;
  644. struct mm_struct *mm;
  645. unsigned long *table;
  646. unsigned long asce;
  647. struct list_head crst_list;
  648. };
  649. /**
  650. * struct gmap_rmap - reverse mapping for segment table entries
  651. * @next: pointer to the next gmap_rmap structure in the list
  652. * @entry: pointer to a segment table entry
  653. */
  654. struct gmap_rmap {
  655. struct list_head list;
  656. unsigned long *entry;
  657. };
  658. /**
  659. * struct gmap_pgtable - gmap information attached to a page table
  660. * @vmaddr: address of the 1MB segment in the process virtual memory
  661. * @mapper: list of segment table entries maping a page table
  662. */
  663. struct gmap_pgtable {
  664. unsigned long vmaddr;
  665. struct list_head mapper;
  666. };
  667. struct gmap *gmap_alloc(struct mm_struct *mm);
  668. void gmap_free(struct gmap *gmap);
  669. void gmap_enable(struct gmap *gmap);
  670. void gmap_disable(struct gmap *gmap);
  671. int gmap_map_segment(struct gmap *gmap, unsigned long from,
  672. unsigned long to, unsigned long length);
  673. int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
  674. unsigned long __gmap_fault(unsigned long address, struct gmap *);
  675. unsigned long gmap_fault(unsigned long address, struct gmap *);
  676. void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
  677. /*
  678. * Certain architectures need to do special things when PTEs
  679. * within a page table are directly modified. Thus, the following
  680. * hook is made available.
  681. */
  682. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  683. pte_t *ptep, pte_t entry)
  684. {
  685. pgste_t pgste;
  686. if (mm_has_pgste(mm)) {
  687. pgste = pgste_get_lock(ptep);
  688. pgste_set_key(ptep, pgste, entry);
  689. pgste_set_pte(ptep, entry);
  690. pgste_set_unlock(ptep, pgste);
  691. } else {
  692. if (!(pte_val(entry) & _PAGE_INVALID) && MACHINE_HAS_EDAT1)
  693. pte_val(entry) |= _PAGE_CO;
  694. *ptep = entry;
  695. }
  696. }
  697. /*
  698. * query functions pte_write/pte_dirty/pte_young only work if
  699. * pte_present() is true. Undefined behaviour if not..
  700. */
  701. static inline int pte_write(pte_t pte)
  702. {
  703. return (pte_val(pte) & _PAGE_SWW) != 0;
  704. }
  705. static inline int pte_dirty(pte_t pte)
  706. {
  707. return (pte_val(pte) & _PAGE_SWC) != 0;
  708. }
  709. static inline int pte_young(pte_t pte)
  710. {
  711. #ifdef CONFIG_PGSTE
  712. if (pte_val(pte) & _PAGE_SWR)
  713. return 1;
  714. #endif
  715. return 0;
  716. }
  717. /*
  718. * pgd/pmd/pte modification functions
  719. */
  720. static inline void pgd_clear(pgd_t *pgd)
  721. {
  722. #ifdef CONFIG_64BIT
  723. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  724. pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
  725. #endif
  726. }
  727. static inline void pud_clear(pud_t *pud)
  728. {
  729. #ifdef CONFIG_64BIT
  730. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  731. pud_val(*pud) = _REGION3_ENTRY_EMPTY;
  732. #endif
  733. }
  734. static inline void pmd_clear(pmd_t *pmdp)
  735. {
  736. pmd_val(*pmdp) = _SEGMENT_ENTRY_EMPTY;
  737. }
  738. static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  739. {
  740. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  741. }
  742. /*
  743. * The following pte modification functions only work if
  744. * pte_present() is true. Undefined behaviour if not..
  745. */
  746. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  747. {
  748. pte_val(pte) &= _PAGE_CHG_MASK;
  749. pte_val(pte) |= pgprot_val(newprot);
  750. if ((pte_val(pte) & _PAGE_SWC) && (pte_val(pte) & _PAGE_SWW))
  751. pte_val(pte) &= ~_PAGE_RO;
  752. return pte;
  753. }
  754. static inline pte_t pte_wrprotect(pte_t pte)
  755. {
  756. pte_val(pte) &= ~_PAGE_SWW;
  757. /* Do not clobber _PAGE_TYPE_NONE pages! */
  758. if (!(pte_val(pte) & _PAGE_INVALID))
  759. pte_val(pte) |= _PAGE_RO;
  760. return pte;
  761. }
  762. static inline pte_t pte_mkwrite(pte_t pte)
  763. {
  764. pte_val(pte) |= _PAGE_SWW;
  765. if (pte_val(pte) & _PAGE_SWC)
  766. pte_val(pte) &= ~_PAGE_RO;
  767. return pte;
  768. }
  769. static inline pte_t pte_mkclean(pte_t pte)
  770. {
  771. pte_val(pte) &= ~_PAGE_SWC;
  772. /* Do not clobber _PAGE_TYPE_NONE pages! */
  773. if (!(pte_val(pte) & _PAGE_INVALID))
  774. pte_val(pte) |= _PAGE_RO;
  775. return pte;
  776. }
  777. static inline pte_t pte_mkdirty(pte_t pte)
  778. {
  779. pte_val(pte) |= _PAGE_SWC;
  780. if (pte_val(pte) & _PAGE_SWW)
  781. pte_val(pte) &= ~_PAGE_RO;
  782. return pte;
  783. }
  784. static inline pte_t pte_mkold(pte_t pte)
  785. {
  786. #ifdef CONFIG_PGSTE
  787. pte_val(pte) &= ~_PAGE_SWR;
  788. #endif
  789. return pte;
  790. }
  791. static inline pte_t pte_mkyoung(pte_t pte)
  792. {
  793. return pte;
  794. }
  795. static inline pte_t pte_mkspecial(pte_t pte)
  796. {
  797. pte_val(pte) |= _PAGE_SPECIAL;
  798. return pte;
  799. }
  800. #ifdef CONFIG_HUGETLB_PAGE
  801. static inline pte_t pte_mkhuge(pte_t pte)
  802. {
  803. /*
  804. * PROT_NONE needs to be remapped from the pte type to the ste type.
  805. * The HW invalid bit is also different for pte and ste. The pte
  806. * invalid bit happens to be the same as the ste _SEGMENT_ENTRY_LARGE
  807. * bit, so we don't have to clear it.
  808. */
  809. if (pte_val(pte) & _PAGE_INVALID) {
  810. if (pte_val(pte) & _PAGE_SWT)
  811. pte_val(pte) |= _HPAGE_TYPE_NONE;
  812. pte_val(pte) |= _SEGMENT_ENTRY_INV;
  813. }
  814. /*
  815. * Clear SW pte bits, there are no SW bits in a segment table entry.
  816. */
  817. pte_val(pte) &= ~(_PAGE_SWT | _PAGE_SWX | _PAGE_SWC |
  818. _PAGE_SWR | _PAGE_SWW);
  819. /*
  820. * Also set the change-override bit because we don't need dirty bit
  821. * tracking for hugetlbfs pages.
  822. */
  823. pte_val(pte) |= (_SEGMENT_ENTRY_LARGE | _SEGMENT_ENTRY_CO);
  824. return pte;
  825. }
  826. #endif
  827. /*
  828. * Get (and clear) the user dirty bit for a pte.
  829. */
  830. static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
  831. pte_t *ptep)
  832. {
  833. pgste_t pgste;
  834. int dirty = 0;
  835. if (mm_has_pgste(mm)) {
  836. pgste = pgste_get_lock(ptep);
  837. pgste = pgste_update_all(ptep, pgste);
  838. dirty = !!(pgste_val(pgste) & KVM_UC_BIT);
  839. pgste_val(pgste) &= ~KVM_UC_BIT;
  840. pgste_set_unlock(ptep, pgste);
  841. return dirty;
  842. }
  843. return dirty;
  844. }
  845. /*
  846. * Get (and clear) the user referenced bit for a pte.
  847. */
  848. static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
  849. pte_t *ptep)
  850. {
  851. pgste_t pgste;
  852. int young = 0;
  853. if (mm_has_pgste(mm)) {
  854. pgste = pgste_get_lock(ptep);
  855. pgste = pgste_update_young(ptep, pgste);
  856. young = !!(pgste_val(pgste) & KVM_UR_BIT);
  857. pgste_val(pgste) &= ~KVM_UR_BIT;
  858. pgste_set_unlock(ptep, pgste);
  859. }
  860. return young;
  861. }
  862. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  863. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  864. unsigned long addr, pte_t *ptep)
  865. {
  866. pgste_t pgste;
  867. pte_t pte;
  868. if (mm_has_pgste(vma->vm_mm)) {
  869. pgste = pgste_get_lock(ptep);
  870. pgste = pgste_update_young(ptep, pgste);
  871. pte = *ptep;
  872. *ptep = pte_mkold(pte);
  873. pgste_set_unlock(ptep, pgste);
  874. return pte_young(pte);
  875. }
  876. return 0;
  877. }
  878. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  879. static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
  880. unsigned long address, pte_t *ptep)
  881. {
  882. /* No need to flush TLB
  883. * On s390 reference bits are in storage key and never in TLB
  884. * With virtualization we handle the reference bit, without we
  885. * we can simply return */
  886. return ptep_test_and_clear_young(vma, address, ptep);
  887. }
  888. static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
  889. {
  890. if (!(pte_val(*ptep) & _PAGE_INVALID)) {
  891. #ifndef CONFIG_64BIT
  892. /* pto must point to the start of the segment table */
  893. pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
  894. #else
  895. /* ipte in zarch mode can do the math */
  896. pte_t *pto = ptep;
  897. #endif
  898. asm volatile(
  899. " ipte %2,%3"
  900. : "=m" (*ptep) : "m" (*ptep),
  901. "a" (pto), "a" (address));
  902. }
  903. }
  904. /*
  905. * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
  906. * both clear the TLB for the unmapped pte. The reason is that
  907. * ptep_get_and_clear is used in common code (e.g. change_pte_range)
  908. * to modify an active pte. The sequence is
  909. * 1) ptep_get_and_clear
  910. * 2) set_pte_at
  911. * 3) flush_tlb_range
  912. * On s390 the tlb needs to get flushed with the modification of the pte
  913. * if the pte is active. The only way how this can be implemented is to
  914. * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
  915. * is a nop.
  916. */
  917. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  918. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  919. unsigned long address, pte_t *ptep)
  920. {
  921. pgste_t pgste;
  922. pte_t pte;
  923. mm->context.flush_mm = 1;
  924. if (mm_has_pgste(mm))
  925. pgste = pgste_get_lock(ptep);
  926. pte = *ptep;
  927. if (!mm_exclusive(mm))
  928. __ptep_ipte(address, ptep);
  929. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  930. if (mm_has_pgste(mm)) {
  931. pgste = pgste_update_all(&pte, pgste);
  932. pgste_set_unlock(ptep, pgste);
  933. }
  934. return pte;
  935. }
  936. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  937. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
  938. unsigned long address,
  939. pte_t *ptep)
  940. {
  941. pte_t pte;
  942. mm->context.flush_mm = 1;
  943. if (mm_has_pgste(mm))
  944. pgste_get_lock(ptep);
  945. pte = *ptep;
  946. if (!mm_exclusive(mm))
  947. __ptep_ipte(address, ptep);
  948. return pte;
  949. }
  950. static inline void ptep_modify_prot_commit(struct mm_struct *mm,
  951. unsigned long address,
  952. pte_t *ptep, pte_t pte)
  953. {
  954. if (mm_has_pgste(mm)) {
  955. pgste_set_pte(ptep, pte);
  956. pgste_set_unlock(ptep, *(pgste_t *)(ptep + PTRS_PER_PTE));
  957. } else
  958. *ptep = pte;
  959. }
  960. #define __HAVE_ARCH_PTEP_CLEAR_FLUSH
  961. static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
  962. unsigned long address, pte_t *ptep)
  963. {
  964. pgste_t pgste;
  965. pte_t pte;
  966. if (mm_has_pgste(vma->vm_mm))
  967. pgste = pgste_get_lock(ptep);
  968. pte = *ptep;
  969. __ptep_ipte(address, ptep);
  970. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  971. if (mm_has_pgste(vma->vm_mm)) {
  972. pgste = pgste_update_all(&pte, pgste);
  973. pgste_set_unlock(ptep, pgste);
  974. }
  975. return pte;
  976. }
  977. /*
  978. * The batched pte unmap code uses ptep_get_and_clear_full to clear the
  979. * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
  980. * tlbs of an mm if it can guarantee that the ptes of the mm_struct
  981. * cannot be accessed while the batched unmap is running. In this case
  982. * full==1 and a simple pte_clear is enough. See tlb.h.
  983. */
  984. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
  985. static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
  986. unsigned long address,
  987. pte_t *ptep, int full)
  988. {
  989. pgste_t pgste;
  990. pte_t pte;
  991. if (mm_has_pgste(mm))
  992. pgste = pgste_get_lock(ptep);
  993. pte = *ptep;
  994. if (!full)
  995. __ptep_ipte(address, ptep);
  996. pte_val(*ptep) = _PAGE_TYPE_EMPTY;
  997. if (mm_has_pgste(mm)) {
  998. pgste = pgste_update_all(&pte, pgste);
  999. pgste_set_unlock(ptep, pgste);
  1000. }
  1001. return pte;
  1002. }
  1003. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  1004. static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
  1005. unsigned long address, pte_t *ptep)
  1006. {
  1007. pgste_t pgste;
  1008. pte_t pte = *ptep;
  1009. if (pte_write(pte)) {
  1010. mm->context.flush_mm = 1;
  1011. if (mm_has_pgste(mm))
  1012. pgste = pgste_get_lock(ptep);
  1013. if (!mm_exclusive(mm))
  1014. __ptep_ipte(address, ptep);
  1015. pte = pte_wrprotect(pte);
  1016. if (mm_has_pgste(mm)) {
  1017. pgste_set_pte(ptep, pte);
  1018. pgste_set_unlock(ptep, pgste);
  1019. } else
  1020. *ptep = pte;
  1021. }
  1022. return pte;
  1023. }
  1024. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  1025. static inline int ptep_set_access_flags(struct vm_area_struct *vma,
  1026. unsigned long address, pte_t *ptep,
  1027. pte_t entry, int dirty)
  1028. {
  1029. pgste_t pgste;
  1030. if (pte_same(*ptep, entry))
  1031. return 0;
  1032. if (mm_has_pgste(vma->vm_mm))
  1033. pgste = pgste_get_lock(ptep);
  1034. __ptep_ipte(address, ptep);
  1035. if (mm_has_pgste(vma->vm_mm)) {
  1036. pgste_set_pte(ptep, entry);
  1037. pgste_set_unlock(ptep, pgste);
  1038. } else
  1039. *ptep = entry;
  1040. return 1;
  1041. }
  1042. /*
  1043. * Conversion functions: convert a page and protection to a page entry,
  1044. * and a page entry and page directory to the page they refer to.
  1045. */
  1046. static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
  1047. {
  1048. pte_t __pte;
  1049. pte_val(__pte) = physpage + pgprot_val(pgprot);
  1050. return __pte;
  1051. }
  1052. static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
  1053. {
  1054. unsigned long physpage = page_to_phys(page);
  1055. pte_t __pte = mk_pte_phys(physpage, pgprot);
  1056. if ((pte_val(__pte) & _PAGE_SWW) && PageDirty(page)) {
  1057. pte_val(__pte) |= _PAGE_SWC;
  1058. pte_val(__pte) &= ~_PAGE_RO;
  1059. }
  1060. return __pte;
  1061. }
  1062. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  1063. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  1064. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  1065. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  1066. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  1067. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  1068. #ifndef CONFIG_64BIT
  1069. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1070. #define pud_deref(pmd) ({ BUG(); 0UL; })
  1071. #define pgd_deref(pmd) ({ BUG(); 0UL; })
  1072. #define pud_offset(pgd, address) ((pud_t *) pgd)
  1073. #define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
  1074. #else /* CONFIG_64BIT */
  1075. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1076. #define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
  1077. #define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
  1078. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
  1079. {
  1080. pud_t *pud = (pud_t *) pgd;
  1081. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  1082. pud = (pud_t *) pgd_deref(*pgd);
  1083. return pud + pud_index(address);
  1084. }
  1085. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
  1086. {
  1087. pmd_t *pmd = (pmd_t *) pud;
  1088. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  1089. pmd = (pmd_t *) pud_deref(*pud);
  1090. return pmd + pmd_index(address);
  1091. }
  1092. #endif /* CONFIG_64BIT */
  1093. #define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
  1094. #define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
  1095. #define pte_page(x) pfn_to_page(pte_pfn(x))
  1096. #define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
  1097. /* Find an entry in the lowest level page table.. */
  1098. #define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
  1099. #define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
  1100. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  1101. #define pte_unmap(pte) do { } while (0)
  1102. static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
  1103. {
  1104. unsigned long sto = (unsigned long) pmdp -
  1105. pmd_index(address) * sizeof(pmd_t);
  1106. if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INV)) {
  1107. asm volatile(
  1108. " .insn rrf,0xb98e0000,%2,%3,0,0"
  1109. : "=m" (*pmdp)
  1110. : "m" (*pmdp), "a" (sto),
  1111. "a" ((address & HPAGE_MASK))
  1112. : "cc"
  1113. );
  1114. }
  1115. }
  1116. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  1117. #define SEGMENT_NONE __pgprot(_HPAGE_TYPE_NONE)
  1118. #define SEGMENT_RO __pgprot(_HPAGE_TYPE_RO)
  1119. #define SEGMENT_RW __pgprot(_HPAGE_TYPE_RW)
  1120. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  1121. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pgtable_t pgtable);
  1122. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  1123. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm);
  1124. static inline int pmd_trans_splitting(pmd_t pmd)
  1125. {
  1126. return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
  1127. }
  1128. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  1129. pmd_t *pmdp, pmd_t entry)
  1130. {
  1131. if (!(pmd_val(entry) & _SEGMENT_ENTRY_INV) && MACHINE_HAS_EDAT1)
  1132. pmd_val(entry) |= _SEGMENT_ENTRY_CO;
  1133. *pmdp = entry;
  1134. }
  1135. static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
  1136. {
  1137. /*
  1138. * pgprot is PAGE_NONE, PAGE_RO, or PAGE_RW (see __Pxxx / __Sxxx)
  1139. * Convert to segment table entry format.
  1140. */
  1141. if (pgprot_val(pgprot) == pgprot_val(PAGE_NONE))
  1142. return pgprot_val(SEGMENT_NONE);
  1143. if (pgprot_val(pgprot) == pgprot_val(PAGE_RO))
  1144. return pgprot_val(SEGMENT_RO);
  1145. return pgprot_val(SEGMENT_RW);
  1146. }
  1147. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  1148. {
  1149. pmd_val(pmd) &= _SEGMENT_CHG_MASK;
  1150. pmd_val(pmd) |= massage_pgprot_pmd(newprot);
  1151. return pmd;
  1152. }
  1153. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  1154. {
  1155. pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
  1156. return pmd;
  1157. }
  1158. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  1159. {
  1160. /* Do not clobber _HPAGE_TYPE_NONE pages! */
  1161. if (!(pmd_val(pmd) & _SEGMENT_ENTRY_INV))
  1162. pmd_val(pmd) &= ~_SEGMENT_ENTRY_RO;
  1163. return pmd;
  1164. }
  1165. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  1166. {
  1167. pmd_val(pmd) |= _SEGMENT_ENTRY_RO;
  1168. return pmd;
  1169. }
  1170. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  1171. {
  1172. /* No dirty bit in the segment table entry. */
  1173. return pmd;
  1174. }
  1175. static inline pmd_t pmd_mkold(pmd_t pmd)
  1176. {
  1177. /* No referenced bit in the segment table entry. */
  1178. return pmd;
  1179. }
  1180. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  1181. {
  1182. /* No referenced bit in the segment table entry. */
  1183. return pmd;
  1184. }
  1185. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  1186. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  1187. unsigned long address, pmd_t *pmdp)
  1188. {
  1189. unsigned long pmd_addr = pmd_val(*pmdp) & HPAGE_MASK;
  1190. long tmp, rc;
  1191. int counter;
  1192. rc = 0;
  1193. if (MACHINE_HAS_RRBM) {
  1194. counter = PTRS_PER_PTE >> 6;
  1195. asm volatile(
  1196. "0: .insn rre,0xb9ae0000,%0,%3\n" /* rrbm */
  1197. " ogr %1,%0\n"
  1198. " la %3,0(%4,%3)\n"
  1199. " brct %2,0b\n"
  1200. : "=&d" (tmp), "+&d" (rc), "+d" (counter),
  1201. "+a" (pmd_addr)
  1202. : "a" (64 * 4096UL) : "cc");
  1203. rc = !!rc;
  1204. } else {
  1205. counter = PTRS_PER_PTE;
  1206. asm volatile(
  1207. "0: rrbe 0,%2\n"
  1208. " la %2,0(%3,%2)\n"
  1209. " brc 12,1f\n"
  1210. " lhi %0,1\n"
  1211. "1: brct %1,0b\n"
  1212. : "+d" (rc), "+d" (counter), "+a" (pmd_addr)
  1213. : "a" (4096UL) : "cc");
  1214. }
  1215. return rc;
  1216. }
  1217. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  1218. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  1219. unsigned long address, pmd_t *pmdp)
  1220. {
  1221. pmd_t pmd = *pmdp;
  1222. __pmd_idte(address, pmdp);
  1223. pmd_clear(pmdp);
  1224. return pmd;
  1225. }
  1226. #define __HAVE_ARCH_PMDP_CLEAR_FLUSH
  1227. static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
  1228. unsigned long address, pmd_t *pmdp)
  1229. {
  1230. return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
  1231. }
  1232. #define __HAVE_ARCH_PMDP_INVALIDATE
  1233. static inline void pmdp_invalidate(struct vm_area_struct *vma,
  1234. unsigned long address, pmd_t *pmdp)
  1235. {
  1236. __pmd_idte(address, pmdp);
  1237. }
  1238. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  1239. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  1240. unsigned long address, pmd_t *pmdp)
  1241. {
  1242. pmd_t pmd = *pmdp;
  1243. if (pmd_write(pmd)) {
  1244. __pmd_idte(address, pmdp);
  1245. set_pmd_at(mm, address, pmdp, pmd_wrprotect(pmd));
  1246. }
  1247. }
  1248. static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
  1249. {
  1250. pmd_t __pmd;
  1251. pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
  1252. return __pmd;
  1253. }
  1254. #define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
  1255. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  1256. static inline int pmd_trans_huge(pmd_t pmd)
  1257. {
  1258. return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
  1259. }
  1260. static inline int has_transparent_hugepage(void)
  1261. {
  1262. return MACHINE_HAS_HPAGE ? 1 : 0;
  1263. }
  1264. static inline unsigned long pmd_pfn(pmd_t pmd)
  1265. {
  1266. return pmd_val(pmd) >> PAGE_SHIFT;
  1267. }
  1268. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  1269. /*
  1270. * 31 bit swap entry format:
  1271. * A page-table entry has some bits we have to treat in a special way.
  1272. * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
  1273. * exception will occur instead of a page translation exception. The
  1274. * specifiation exception has the bad habit not to store necessary
  1275. * information in the lowcore.
  1276. * Bit 21 and bit 22 are the page invalid bit and the page protection
  1277. * bit. We set both to indicate a swapped page.
  1278. * Bit 30 and 31 are used to distinguish the different page types. For
  1279. * a swapped page these bits need to be zero.
  1280. * This leaves the bits 1-19 and bits 24-29 to store type and offset.
  1281. * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
  1282. * plus 24 for the offset.
  1283. * 0| offset |0110|o|type |00|
  1284. * 0 0000000001111111111 2222 2 22222 33
  1285. * 0 1234567890123456789 0123 4 56789 01
  1286. *
  1287. * 64 bit swap entry format:
  1288. * A page-table entry has some bits we have to treat in a special way.
  1289. * Bits 52 and bit 55 have to be zero, otherwise an specification
  1290. * exception will occur instead of a page translation exception. The
  1291. * specifiation exception has the bad habit not to store necessary
  1292. * information in the lowcore.
  1293. * Bit 53 and bit 54 are the page invalid bit and the page protection
  1294. * bit. We set both to indicate a swapped page.
  1295. * Bit 62 and 63 are used to distinguish the different page types. For
  1296. * a swapped page these bits need to be zero.
  1297. * This leaves the bits 0-51 and bits 56-61 to store type and offset.
  1298. * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
  1299. * plus 56 for the offset.
  1300. * | offset |0110|o|type |00|
  1301. * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
  1302. * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
  1303. */
  1304. #ifndef CONFIG_64BIT
  1305. #define __SWP_OFFSET_MASK (~0UL >> 12)
  1306. #else
  1307. #define __SWP_OFFSET_MASK (~0UL >> 11)
  1308. #endif
  1309. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  1310. {
  1311. pte_t pte;
  1312. offset &= __SWP_OFFSET_MASK;
  1313. pte_val(pte) = _PAGE_TYPE_SWAP | ((type & 0x1f) << 2) |
  1314. ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
  1315. return pte;
  1316. }
  1317. #define __swp_type(entry) (((entry).val >> 2) & 0x1f)
  1318. #define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
  1319. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  1320. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  1321. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  1322. #ifndef CONFIG_64BIT
  1323. # define PTE_FILE_MAX_BITS 26
  1324. #else /* CONFIG_64BIT */
  1325. # define PTE_FILE_MAX_BITS 59
  1326. #endif /* CONFIG_64BIT */
  1327. #define pte_to_pgoff(__pte) \
  1328. ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
  1329. #define pgoff_to_pte(__off) \
  1330. ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
  1331. | _PAGE_TYPE_FILE })
  1332. #endif /* !__ASSEMBLY__ */
  1333. #define kern_addr_valid(addr) (1)
  1334. extern int vmem_add_mapping(unsigned long start, unsigned long size);
  1335. extern int vmem_remove_mapping(unsigned long start, unsigned long size);
  1336. extern int s390_enable_sie(void);
  1337. /*
  1338. * No page table caches to initialise
  1339. */
  1340. #define pgtable_cache_init() do { } while (0)
  1341. #include <asm-generic/pgtable.h>
  1342. #endif /* _S390_PAGE_H */