clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746
  1. /*
  2. * Copyright (C) 2007,2008 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author: John Rigby <jrigby@freescale.com>
  5. *
  6. * Implements the clk api defined in include/linux/clk.h
  7. *
  8. * Original based on linux/arch/arm/mach-integrator/clock.c
  9. *
  10. * Copyright (C) 2004 ARM Limited.
  11. * Written by Deep Blue Solutions Limited.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/list.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/string.h>
  23. #include <linux/clk.h>
  24. #include <linux/mutex.h>
  25. #include <linux/io.h>
  26. #include <linux/of_platform.h>
  27. #include <asm/mpc5xxx.h>
  28. #include <asm/mpc5121.h>
  29. #include <asm/clk_interface.h>
  30. #undef CLK_DEBUG
  31. static int clocks_initialized;
  32. #define CLK_HAS_RATE 0x1 /* has rate in MHz */
  33. #define CLK_HAS_CTRL 0x2 /* has control reg and bit */
  34. struct clk {
  35. struct list_head node;
  36. char name[32];
  37. int flags;
  38. struct device *dev;
  39. unsigned long rate;
  40. struct module *owner;
  41. void (*calc) (struct clk *);
  42. struct clk *parent;
  43. int reg, bit; /* CLK_HAS_CTRL */
  44. int div_shift; /* only used by generic_div_clk_calc */
  45. };
  46. static LIST_HEAD(clocks);
  47. static DEFINE_MUTEX(clocks_mutex);
  48. static struct clk *mpc5121_clk_get(struct device *dev, const char *id)
  49. {
  50. struct clk *p, *clk = ERR_PTR(-ENOENT);
  51. int dev_match;
  52. int id_match;
  53. if (dev == NULL || id == NULL)
  54. return clk;
  55. mutex_lock(&clocks_mutex);
  56. list_for_each_entry(p, &clocks, node) {
  57. dev_match = id_match = 0;
  58. if (dev == p->dev)
  59. dev_match++;
  60. if (strcmp(id, p->name) == 0)
  61. id_match++;
  62. if ((dev_match || id_match) && try_module_get(p->owner)) {
  63. clk = p;
  64. break;
  65. }
  66. }
  67. mutex_unlock(&clocks_mutex);
  68. return clk;
  69. }
  70. #ifdef CLK_DEBUG
  71. static void dump_clocks(void)
  72. {
  73. struct clk *p;
  74. mutex_lock(&clocks_mutex);
  75. printk(KERN_INFO "CLOCKS:\n");
  76. list_for_each_entry(p, &clocks, node) {
  77. pr_info(" %s=%ld", p->name, p->rate);
  78. if (p->parent)
  79. pr_cont(" %s=%ld", p->parent->name,
  80. p->parent->rate);
  81. if (p->flags & CLK_HAS_CTRL)
  82. pr_cont(" reg/bit=%d/%d", p->reg, p->bit);
  83. pr_cont("\n");
  84. }
  85. mutex_unlock(&clocks_mutex);
  86. }
  87. #define DEBUG_CLK_DUMP() dump_clocks()
  88. #else
  89. #define DEBUG_CLK_DUMP()
  90. #endif
  91. static void mpc5121_clk_put(struct clk *clk)
  92. {
  93. module_put(clk->owner);
  94. }
  95. #define NRPSC 12
  96. struct mpc512x_clockctl {
  97. u32 spmr; /* System PLL Mode Reg */
  98. u32 sccr[2]; /* System Clk Ctrl Reg 1 & 2 */
  99. u32 scfr1; /* System Clk Freq Reg 1 */
  100. u32 scfr2; /* System Clk Freq Reg 2 */
  101. u32 reserved;
  102. u32 bcr; /* Bread Crumb Reg */
  103. u32 pccr[NRPSC]; /* PSC Clk Ctrl Reg 0-11 */
  104. u32 spccr; /* SPDIF Clk Ctrl Reg */
  105. u32 cccr; /* CFM Clk Ctrl Reg */
  106. u32 dccr; /* DIU Clk Cnfg Reg */
  107. };
  108. static struct mpc512x_clockctl __iomem *clockctl;
  109. static int mpc5121_clk_enable(struct clk *clk)
  110. {
  111. unsigned int mask;
  112. if (clk->flags & CLK_HAS_CTRL) {
  113. mask = in_be32(&clockctl->sccr[clk->reg]);
  114. mask |= 1 << clk->bit;
  115. out_be32(&clockctl->sccr[clk->reg], mask);
  116. }
  117. return 0;
  118. }
  119. static void mpc5121_clk_disable(struct clk *clk)
  120. {
  121. unsigned int mask;
  122. if (clk->flags & CLK_HAS_CTRL) {
  123. mask = in_be32(&clockctl->sccr[clk->reg]);
  124. mask &= ~(1 << clk->bit);
  125. out_be32(&clockctl->sccr[clk->reg], mask);
  126. }
  127. }
  128. static unsigned long mpc5121_clk_get_rate(struct clk *clk)
  129. {
  130. if (clk->flags & CLK_HAS_RATE)
  131. return clk->rate;
  132. else
  133. return 0;
  134. }
  135. static long mpc5121_clk_round_rate(struct clk *clk, unsigned long rate)
  136. {
  137. return rate;
  138. }
  139. static int mpc5121_clk_set_rate(struct clk *clk, unsigned long rate)
  140. {
  141. return 0;
  142. }
  143. static int clk_register(struct clk *clk)
  144. {
  145. mutex_lock(&clocks_mutex);
  146. list_add(&clk->node, &clocks);
  147. mutex_unlock(&clocks_mutex);
  148. return 0;
  149. }
  150. static unsigned long spmf_mult(void)
  151. {
  152. /*
  153. * Convert spmf to multiplier
  154. */
  155. static int spmf_to_mult[] = {
  156. 68, 1, 12, 16,
  157. 20, 24, 28, 32,
  158. 36, 40, 44, 48,
  159. 52, 56, 60, 64
  160. };
  161. int spmf = (in_be32(&clockctl->spmr) >> 24) & 0xf;
  162. return spmf_to_mult[spmf];
  163. }
  164. static unsigned long sysdiv_div_x_2(void)
  165. {
  166. /*
  167. * Convert sysdiv to divisor x 2
  168. * Some divisors have fractional parts so
  169. * multiply by 2 then divide by this value
  170. */
  171. static int sysdiv_to_div_x_2[] = {
  172. 4, 5, 6, 7,
  173. 8, 9, 10, 14,
  174. 12, 16, 18, 22,
  175. 20, 24, 26, 30,
  176. 28, 32, 34, 38,
  177. 36, 40, 42, 46,
  178. 44, 48, 50, 54,
  179. 52, 56, 58, 62,
  180. 60, 64, 66,
  181. };
  182. int sysdiv = (in_be32(&clockctl->scfr2) >> 26) & 0x3f;
  183. return sysdiv_to_div_x_2[sysdiv];
  184. }
  185. static unsigned long ref_to_sys(unsigned long rate)
  186. {
  187. rate *= spmf_mult();
  188. rate *= 2;
  189. rate /= sysdiv_div_x_2();
  190. return rate;
  191. }
  192. static unsigned long sys_to_ref(unsigned long rate)
  193. {
  194. rate *= sysdiv_div_x_2();
  195. rate /= 2;
  196. rate /= spmf_mult();
  197. return rate;
  198. }
  199. static long ips_to_ref(unsigned long rate)
  200. {
  201. int ips_div = (in_be32(&clockctl->scfr1) >> 23) & 0x7;
  202. rate *= ips_div; /* csb_clk = ips_clk * ips_div */
  203. rate *= 2; /* sys_clk = csb_clk * 2 */
  204. return sys_to_ref(rate);
  205. }
  206. static unsigned long devtree_getfreq(char *clockname)
  207. {
  208. struct device_node *np;
  209. const unsigned int *prop;
  210. unsigned int val = 0;
  211. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-immr");
  212. if (np) {
  213. prop = of_get_property(np, clockname, NULL);
  214. if (prop)
  215. val = *prop;
  216. of_node_put(np);
  217. }
  218. return val;
  219. }
  220. static void ref_clk_calc(struct clk *clk)
  221. {
  222. unsigned long rate;
  223. rate = devtree_getfreq("bus-frequency");
  224. if (rate == 0) {
  225. printk(KERN_ERR "No bus-frequency in dev tree\n");
  226. clk->rate = 0;
  227. return;
  228. }
  229. clk->rate = ips_to_ref(rate);
  230. }
  231. static struct clk ref_clk = {
  232. .name = "ref_clk",
  233. .calc = ref_clk_calc,
  234. };
  235. static void sys_clk_calc(struct clk *clk)
  236. {
  237. clk->rate = ref_to_sys(ref_clk.rate);
  238. }
  239. static struct clk sys_clk = {
  240. .name = "sys_clk",
  241. .calc = sys_clk_calc,
  242. };
  243. static void diu_clk_calc(struct clk *clk)
  244. {
  245. int diudiv_x_2 = in_be32(&clockctl->scfr1) & 0xff;
  246. unsigned long rate;
  247. rate = sys_clk.rate;
  248. rate *= 2;
  249. rate /= diudiv_x_2;
  250. clk->rate = rate;
  251. }
  252. static void viu_clk_calc(struct clk *clk)
  253. {
  254. unsigned long rate;
  255. rate = sys_clk.rate;
  256. rate /= 2;
  257. clk->rate = rate;
  258. }
  259. static void half_clk_calc(struct clk *clk)
  260. {
  261. clk->rate = clk->parent->rate / 2;
  262. }
  263. static void generic_div_clk_calc(struct clk *clk)
  264. {
  265. int div = (in_be32(&clockctl->scfr1) >> clk->div_shift) & 0x7;
  266. clk->rate = clk->parent->rate / div;
  267. }
  268. static void unity_clk_calc(struct clk *clk)
  269. {
  270. clk->rate = clk->parent->rate;
  271. }
  272. static struct clk csb_clk = {
  273. .name = "csb_clk",
  274. .calc = half_clk_calc,
  275. .parent = &sys_clk,
  276. };
  277. static void e300_clk_calc(struct clk *clk)
  278. {
  279. int spmf = (in_be32(&clockctl->spmr) >> 16) & 0xf;
  280. int ratex2 = clk->parent->rate * spmf;
  281. clk->rate = ratex2 / 2;
  282. }
  283. static struct clk e300_clk = {
  284. .name = "e300_clk",
  285. .calc = e300_clk_calc,
  286. .parent = &csb_clk,
  287. };
  288. static struct clk ips_clk = {
  289. .name = "ips_clk",
  290. .calc = generic_div_clk_calc,
  291. .parent = &csb_clk,
  292. .div_shift = 23,
  293. };
  294. /*
  295. * Clocks controlled by SCCR1 (.reg = 0)
  296. */
  297. static struct clk lpc_clk = {
  298. .name = "lpc_clk",
  299. .flags = CLK_HAS_CTRL,
  300. .reg = 0,
  301. .bit = 30,
  302. .calc = generic_div_clk_calc,
  303. .parent = &ips_clk,
  304. .div_shift = 11,
  305. };
  306. static struct clk nfc_clk = {
  307. .name = "nfc_clk",
  308. .flags = CLK_HAS_CTRL,
  309. .reg = 0,
  310. .bit = 29,
  311. .calc = generic_div_clk_calc,
  312. .parent = &ips_clk,
  313. .div_shift = 8,
  314. };
  315. static struct clk pata_clk = {
  316. .name = "pata_clk",
  317. .flags = CLK_HAS_CTRL,
  318. .reg = 0,
  319. .bit = 28,
  320. .calc = unity_clk_calc,
  321. .parent = &ips_clk,
  322. };
  323. /*
  324. * PSC clocks (bits 27 - 16)
  325. * are setup elsewhere
  326. */
  327. static struct clk sata_clk = {
  328. .name = "sata_clk",
  329. .flags = CLK_HAS_CTRL,
  330. .reg = 0,
  331. .bit = 14,
  332. .calc = unity_clk_calc,
  333. .parent = &ips_clk,
  334. };
  335. static struct clk fec_clk = {
  336. .name = "fec_clk",
  337. .flags = CLK_HAS_CTRL,
  338. .reg = 0,
  339. .bit = 13,
  340. .calc = unity_clk_calc,
  341. .parent = &ips_clk,
  342. };
  343. static struct clk pci_clk = {
  344. .name = "pci_clk",
  345. .flags = CLK_HAS_CTRL,
  346. .reg = 0,
  347. .bit = 11,
  348. .calc = generic_div_clk_calc,
  349. .parent = &csb_clk,
  350. .div_shift = 20,
  351. };
  352. /*
  353. * Clocks controlled by SCCR2 (.reg = 1)
  354. */
  355. static struct clk diu_clk = {
  356. .name = "diu_clk",
  357. .flags = CLK_HAS_CTRL,
  358. .reg = 1,
  359. .bit = 31,
  360. .calc = diu_clk_calc,
  361. };
  362. static struct clk viu_clk = {
  363. .name = "viu_clk",
  364. .flags = CLK_HAS_CTRL,
  365. .reg = 1,
  366. .bit = 18,
  367. .calc = viu_clk_calc,
  368. };
  369. static struct clk axe_clk = {
  370. .name = "axe_clk",
  371. .flags = CLK_HAS_CTRL,
  372. .reg = 1,
  373. .bit = 30,
  374. .calc = unity_clk_calc,
  375. .parent = &csb_clk,
  376. };
  377. static struct clk usb1_clk = {
  378. .name = "usb1_clk",
  379. .flags = CLK_HAS_CTRL,
  380. .reg = 1,
  381. .bit = 28,
  382. .calc = unity_clk_calc,
  383. .parent = &csb_clk,
  384. };
  385. static struct clk usb2_clk = {
  386. .name = "usb2_clk",
  387. .flags = CLK_HAS_CTRL,
  388. .reg = 1,
  389. .bit = 27,
  390. .calc = unity_clk_calc,
  391. .parent = &csb_clk,
  392. };
  393. static struct clk i2c_clk = {
  394. .name = "i2c_clk",
  395. .flags = CLK_HAS_CTRL,
  396. .reg = 1,
  397. .bit = 26,
  398. .calc = unity_clk_calc,
  399. .parent = &ips_clk,
  400. };
  401. static struct clk mscan_clk = {
  402. .name = "mscan_clk",
  403. .flags = CLK_HAS_CTRL,
  404. .reg = 1,
  405. .bit = 25,
  406. .calc = unity_clk_calc,
  407. .parent = &ips_clk,
  408. };
  409. static struct clk sdhc_clk = {
  410. .name = "sdhc_clk",
  411. .flags = CLK_HAS_CTRL,
  412. .reg = 1,
  413. .bit = 24,
  414. .calc = unity_clk_calc,
  415. .parent = &ips_clk,
  416. };
  417. static struct clk mbx_bus_clk = {
  418. .name = "mbx_bus_clk",
  419. .flags = CLK_HAS_CTRL,
  420. .reg = 1,
  421. .bit = 22,
  422. .calc = half_clk_calc,
  423. .parent = &csb_clk,
  424. };
  425. static struct clk mbx_clk = {
  426. .name = "mbx_clk",
  427. .flags = CLK_HAS_CTRL,
  428. .reg = 1,
  429. .bit = 21,
  430. .calc = unity_clk_calc,
  431. .parent = &csb_clk,
  432. };
  433. static struct clk mbx_3d_clk = {
  434. .name = "mbx_3d_clk",
  435. .flags = CLK_HAS_CTRL,
  436. .reg = 1,
  437. .bit = 20,
  438. .calc = generic_div_clk_calc,
  439. .parent = &mbx_bus_clk,
  440. .div_shift = 14,
  441. };
  442. static void psc_mclk_in_calc(struct clk *clk)
  443. {
  444. clk->rate = devtree_getfreq("psc_mclk_in");
  445. if (!clk->rate)
  446. clk->rate = 25000000;
  447. }
  448. static struct clk psc_mclk_in = {
  449. .name = "psc_mclk_in",
  450. .calc = psc_mclk_in_calc,
  451. };
  452. static struct clk spdif_txclk = {
  453. .name = "spdif_txclk",
  454. .flags = CLK_HAS_CTRL,
  455. .reg = 1,
  456. .bit = 23,
  457. };
  458. static struct clk spdif_rxclk = {
  459. .name = "spdif_rxclk",
  460. .flags = CLK_HAS_CTRL,
  461. .reg = 1,
  462. .bit = 23,
  463. };
  464. static void ac97_clk_calc(struct clk *clk)
  465. {
  466. /* ac97 bit clock is always 24.567 MHz */
  467. clk->rate = 24567000;
  468. }
  469. static struct clk ac97_clk = {
  470. .name = "ac97_clk_in",
  471. .calc = ac97_clk_calc,
  472. };
  473. static struct clk *rate_clks[] = {
  474. &ref_clk,
  475. &sys_clk,
  476. &diu_clk,
  477. &viu_clk,
  478. &csb_clk,
  479. &e300_clk,
  480. &ips_clk,
  481. &fec_clk,
  482. &sata_clk,
  483. &pata_clk,
  484. &nfc_clk,
  485. &lpc_clk,
  486. &mbx_bus_clk,
  487. &mbx_clk,
  488. &mbx_3d_clk,
  489. &axe_clk,
  490. &usb1_clk,
  491. &usb2_clk,
  492. &i2c_clk,
  493. &mscan_clk,
  494. &sdhc_clk,
  495. &pci_clk,
  496. &psc_mclk_in,
  497. &spdif_txclk,
  498. &spdif_rxclk,
  499. &ac97_clk,
  500. NULL
  501. };
  502. static void rate_clk_init(struct clk *clk)
  503. {
  504. if (clk->calc) {
  505. clk->calc(clk);
  506. clk->flags |= CLK_HAS_RATE;
  507. clk_register(clk);
  508. } else {
  509. printk(KERN_WARNING
  510. "Could not initialize clk %s without a calc routine\n",
  511. clk->name);
  512. }
  513. }
  514. static void rate_clks_init(void)
  515. {
  516. struct clk **cpp, *clk;
  517. cpp = rate_clks;
  518. while ((clk = *cpp++))
  519. rate_clk_init(clk);
  520. }
  521. /*
  522. * There are two clk enable registers with 32 enable bits each
  523. * psc clocks and device clocks are all stored in dev_clks
  524. */
  525. static struct clk dev_clks[2][32];
  526. /*
  527. * Given a psc number return the dev_clk
  528. * associated with it
  529. */
  530. static struct clk *psc_dev_clk(int pscnum)
  531. {
  532. int reg, bit;
  533. struct clk *clk;
  534. reg = 0;
  535. bit = 27 - pscnum;
  536. clk = &dev_clks[reg][bit];
  537. clk->reg = 0;
  538. clk->bit = bit;
  539. return clk;
  540. }
  541. /*
  542. * PSC clock rate calculation
  543. */
  544. static void psc_calc_rate(struct clk *clk, int pscnum, struct device_node *np)
  545. {
  546. unsigned long mclk_src = sys_clk.rate;
  547. unsigned long mclk_div;
  548. /*
  549. * Can only change value of mclk divider
  550. * when the divider is disabled.
  551. *
  552. * Zero is not a valid divider so minimum
  553. * divider is 1
  554. *
  555. * disable/set divider/enable
  556. */
  557. out_be32(&clockctl->pccr[pscnum], 0);
  558. out_be32(&clockctl->pccr[pscnum], 0x00020000);
  559. out_be32(&clockctl->pccr[pscnum], 0x00030000);
  560. if (in_be32(&clockctl->pccr[pscnum]) & 0x80) {
  561. clk->rate = spdif_rxclk.rate;
  562. return;
  563. }
  564. switch ((in_be32(&clockctl->pccr[pscnum]) >> 14) & 0x3) {
  565. case 0:
  566. mclk_src = sys_clk.rate;
  567. break;
  568. case 1:
  569. mclk_src = ref_clk.rate;
  570. break;
  571. case 2:
  572. mclk_src = psc_mclk_in.rate;
  573. break;
  574. case 3:
  575. mclk_src = spdif_txclk.rate;
  576. break;
  577. }
  578. mclk_div = ((in_be32(&clockctl->pccr[pscnum]) >> 17) & 0x7fff) + 1;
  579. clk->rate = mclk_src / mclk_div;
  580. }
  581. /*
  582. * Find all psc nodes in device tree and assign a clock
  583. * with name "psc%d_mclk" and dev pointing at the device
  584. * returned from of_find_device_by_node
  585. */
  586. static void psc_clks_init(void)
  587. {
  588. struct device_node *np;
  589. struct platform_device *ofdev;
  590. u32 reg;
  591. for_each_compatible_node(np, NULL, "fsl,mpc5121-psc") {
  592. if (!of_property_read_u32(np, "reg", &reg)) {
  593. int pscnum = (reg & 0xf00) >> 8;
  594. struct clk *clk = psc_dev_clk(pscnum);
  595. clk->flags = CLK_HAS_RATE | CLK_HAS_CTRL;
  596. ofdev = of_find_device_by_node(np);
  597. clk->dev = &ofdev->dev;
  598. /*
  599. * AC97 is special rate clock does
  600. * not go through normal path
  601. */
  602. if (of_device_is_compatible(np, "fsl,mpc5121-psc-ac97"))
  603. clk->rate = ac97_clk.rate;
  604. else
  605. psc_calc_rate(clk, pscnum, np);
  606. sprintf(clk->name, "psc%d_mclk", pscnum);
  607. clk_register(clk);
  608. clk_enable(clk);
  609. }
  610. }
  611. }
  612. static struct clk_interface mpc5121_clk_functions = {
  613. .clk_get = mpc5121_clk_get,
  614. .clk_enable = mpc5121_clk_enable,
  615. .clk_disable = mpc5121_clk_disable,
  616. .clk_get_rate = mpc5121_clk_get_rate,
  617. .clk_put = mpc5121_clk_put,
  618. .clk_round_rate = mpc5121_clk_round_rate,
  619. .clk_set_rate = mpc5121_clk_set_rate,
  620. .clk_set_parent = NULL,
  621. .clk_get_parent = NULL,
  622. };
  623. int __init mpc5121_clk_init(void)
  624. {
  625. struct device_node *np;
  626. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-clock");
  627. if (np) {
  628. clockctl = of_iomap(np, 0);
  629. of_node_put(np);
  630. }
  631. if (!clockctl) {
  632. printk(KERN_ERR "Could not map clock control registers\n");
  633. return 0;
  634. }
  635. rate_clks_init();
  636. psc_clks_init();
  637. /* leave clockctl mapped forever */
  638. /*iounmap(clockctl); */
  639. DEBUG_CLK_DUMP();
  640. clocks_initialized++;
  641. clk_functions = mpc5121_clk_functions;
  642. return 0;
  643. }