slb_low.S 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Low-level SLB routines
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. *
  6. * Based on earlier C version:
  7. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  8. * Copyright (c) 2001 Dave Engebretsen
  9. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <asm/processor.h>
  17. #include <asm/ppc_asm.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/cputable.h>
  20. #include <asm/page.h>
  21. #include <asm/mmu.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/firmware.h>
  24. /* void slb_allocate_realmode(unsigned long ea);
  25. *
  26. * Create an SLB entry for the given EA (user or kernel).
  27. * r3 = faulting address, r13 = PACA
  28. * r9, r10, r11 are clobbered by this function
  29. * No other registers are examined or changed.
  30. */
  31. _GLOBAL(slb_allocate_realmode)
  32. /*
  33. * check for bad kernel/user address
  34. * (ea & ~REGION_MASK) >= PGTABLE_RANGE
  35. */
  36. rldicr. r9,r3,4,(63 - 46 - 4)
  37. bne- 8f
  38. srdi r9,r3,60 /* get region */
  39. srdi r10,r3,SID_SHIFT /* get esid */
  40. cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
  41. /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
  42. blt cr7,0f /* user or kernel? */
  43. /* kernel address: proto-VSID = ESID */
  44. /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
  45. * this code will generate the protoVSID 0xfffffffff for the
  46. * top segment. That's ok, the scramble below will translate
  47. * it to VSID 0, which is reserved as a bad VSID - one which
  48. * will never have any pages in it. */
  49. /* Check if hitting the linear mapping or some other kernel space
  50. */
  51. bne cr7,1f
  52. /* Linear mapping encoding bits, the "li" instruction below will
  53. * be patched by the kernel at boot
  54. */
  55. _GLOBAL(slb_miss_kernel_load_linear)
  56. li r11,0
  57. /*
  58. * context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
  59. * r9 = region id.
  60. */
  61. addis r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@ha
  62. addi r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@l
  63. BEGIN_FTR_SECTION
  64. b slb_finish_load
  65. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
  66. b slb_finish_load_1T
  67. 1:
  68. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  69. /* Check virtual memmap region. To be patches at kernel boot */
  70. cmpldi cr0,r9,0xf
  71. bne 1f
  72. _GLOBAL(slb_miss_kernel_load_vmemmap)
  73. li r11,0
  74. b 6f
  75. 1:
  76. #endif /* CONFIG_SPARSEMEM_VMEMMAP */
  77. /* vmalloc mapping gets the encoding from the PACA as the mapping
  78. * can be demoted from 64K -> 4K dynamically on some machines
  79. */
  80. clrldi r11,r10,48
  81. cmpldi r11,(VMALLOC_SIZE >> 28) - 1
  82. bgt 5f
  83. lhz r11,PACAVMALLOCSLLP(r13)
  84. b 6f
  85. 5:
  86. /* IO mapping */
  87. _GLOBAL(slb_miss_kernel_load_io)
  88. li r11,0
  89. 6:
  90. /*
  91. * context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
  92. * r9 = region id.
  93. */
  94. addis r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@ha
  95. addi r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@l
  96. BEGIN_FTR_SECTION
  97. b slb_finish_load
  98. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
  99. b slb_finish_load_1T
  100. 0:
  101. /* when using slices, we extract the psize off the slice bitmaps
  102. * and then we need to get the sllp encoding off the mmu_psize_defs
  103. * array.
  104. *
  105. * XXX This is a bit inefficient especially for the normal case,
  106. * so we should try to implement a fast path for the standard page
  107. * size using the old sllp value so we avoid the array. We cannot
  108. * really do dynamic patching unfortunately as processes might flip
  109. * between 4k and 64k standard page size
  110. */
  111. #ifdef CONFIG_PPC_MM_SLICES
  112. /* r10 have esid */
  113. cmpldi r10,16
  114. /* below SLICE_LOW_TOP */
  115. blt 5f
  116. /*
  117. * Handle hpsizes,
  118. * r9 is get_paca()->context.high_slices_psize[index], r11 is mask_index
  119. */
  120. srdi r11,r10,(SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT + 1) /* index */
  121. addi r9,r11,PACAHIGHSLICEPSIZE
  122. lbzx r9,r13,r9 /* r9 is hpsizes[r11] */
  123. /* r11 = (r10 >> (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)) & 0x1 */
  124. rldicl r11,r10,(64 - (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)),63
  125. b 6f
  126. 5:
  127. /*
  128. * Handle lpsizes
  129. * r9 is get_paca()->context.low_slices_psize, r11 is index
  130. */
  131. ld r9,PACALOWSLICESPSIZE(r13)
  132. mr r11,r10
  133. 6:
  134. sldi r11,r11,2 /* index * 4 */
  135. /* Extract the psize and multiply to get an array offset */
  136. srd r9,r9,r11
  137. andi. r9,r9,0xf
  138. mulli r9,r9,MMUPSIZEDEFSIZE
  139. /* Now get to the array and obtain the sllp
  140. */
  141. ld r11,PACATOC(r13)
  142. ld r11,mmu_psize_defs@got(r11)
  143. add r11,r11,r9
  144. ld r11,MMUPSIZESLLP(r11)
  145. ori r11,r11,SLB_VSID_USER
  146. #else
  147. /* paca context sllp already contains the SLB_VSID_USER bits */
  148. lhz r11,PACACONTEXTSLLP(r13)
  149. #endif /* CONFIG_PPC_MM_SLICES */
  150. ld r9,PACACONTEXTID(r13)
  151. BEGIN_FTR_SECTION
  152. cmpldi r10,0x1000
  153. bge slb_finish_load_1T
  154. END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
  155. b slb_finish_load
  156. 8: /* invalid EA */
  157. li r10,0 /* BAD_VSID */
  158. li r9,0 /* BAD_VSID */
  159. li r11,SLB_VSID_USER /* flags don't much matter */
  160. b slb_finish_load
  161. #ifdef __DISABLED__
  162. /* void slb_allocate_user(unsigned long ea);
  163. *
  164. * Create an SLB entry for the given EA (user or kernel).
  165. * r3 = faulting address, r13 = PACA
  166. * r9, r10, r11 are clobbered by this function
  167. * No other registers are examined or changed.
  168. *
  169. * It is called with translation enabled in order to be able to walk the
  170. * page tables. This is not currently used.
  171. */
  172. _GLOBAL(slb_allocate_user)
  173. /* r3 = faulting address */
  174. srdi r10,r3,28 /* get esid */
  175. crset 4*cr7+lt /* set "user" flag for later */
  176. /* check if we fit in the range covered by the pagetables*/
  177. srdi. r9,r3,PGTABLE_EADDR_SIZE
  178. crnot 4*cr0+eq,4*cr0+eq
  179. beqlr
  180. /* now we need to get to the page tables in order to get the page
  181. * size encoding from the PMD. In the future, we'll be able to deal
  182. * with 1T segments too by getting the encoding from the PGD instead
  183. */
  184. ld r9,PACAPGDIR(r13)
  185. cmpldi cr0,r9,0
  186. beqlr
  187. rlwinm r11,r10,8,25,28
  188. ldx r9,r9,r11 /* get pgd_t */
  189. cmpldi cr0,r9,0
  190. beqlr
  191. rlwinm r11,r10,3,17,28
  192. ldx r9,r9,r11 /* get pmd_t */
  193. cmpldi cr0,r9,0
  194. beqlr
  195. /* build vsid flags */
  196. andi. r11,r9,SLB_VSID_LLP
  197. ori r11,r11,SLB_VSID_USER
  198. /* get context to calculate proto-VSID */
  199. ld r9,PACACONTEXTID(r13)
  200. /* fall through slb_finish_load */
  201. #endif /* __DISABLED__ */
  202. /*
  203. * Finish loading of an SLB entry and return
  204. *
  205. * r3 = EA, r9 = context, r10 = ESID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
  206. */
  207. slb_finish_load:
  208. rldimi r10,r9,ESID_BITS,0
  209. ASM_VSID_SCRAMBLE(r10,r9,256M)
  210. /*
  211. * bits above VSID_BITS_256M need to be ignored from r10
  212. * also combine VSID and flags
  213. */
  214. rldimi r11,r10,SLB_VSID_SHIFT,(64 - (SLB_VSID_SHIFT + VSID_BITS_256M))
  215. /* r3 = EA, r11 = VSID data */
  216. /*
  217. * Find a slot, round robin. Previously we tried to find a
  218. * free slot first but that took too long. Unfortunately we
  219. * dont have any LRU information to help us choose a slot.
  220. */
  221. 7: ld r10,PACASTABRR(r13)
  222. addi r10,r10,1
  223. /* This gets soft patched on boot. */
  224. _GLOBAL(slb_compare_rr_to_size)
  225. cmpldi r10,0
  226. blt+ 4f
  227. li r10,SLB_NUM_BOLTED
  228. 4:
  229. std r10,PACASTABRR(r13)
  230. 3:
  231. rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
  232. oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
  233. /* r3 = ESID data, r11 = VSID data */
  234. /*
  235. * No need for an isync before or after this slbmte. The exception
  236. * we enter with and the rfid we exit with are context synchronizing.
  237. */
  238. slbmte r11,r10
  239. /* we're done for kernel addresses */
  240. crclr 4*cr0+eq /* set result to "success" */
  241. bgelr cr7
  242. /* Update the slb cache */
  243. lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
  244. cmpldi r3,SLB_CACHE_ENTRIES
  245. bge 1f
  246. /* still room in the slb cache */
  247. sldi r11,r3,2 /* r11 = offset * sizeof(u32) */
  248. srdi r10,r10,28 /* get the 36 bits of the ESID */
  249. add r11,r11,r13 /* r11 = (u32 *)paca + offset */
  250. stw r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
  251. addi r3,r3,1 /* offset++ */
  252. b 2f
  253. 1: /* offset >= SLB_CACHE_ENTRIES */
  254. li r3,SLB_CACHE_ENTRIES+1
  255. 2:
  256. sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
  257. crclr 4*cr0+eq /* set result to "success" */
  258. blr
  259. /*
  260. * Finish loading of a 1T SLB entry (for the kernel linear mapping) and return.
  261. *
  262. * r3 = EA, r9 = context, r10 = ESID(256MB), r11 = flags, clobbers r9
  263. */
  264. slb_finish_load_1T:
  265. srdi r10,r10,(SID_SHIFT_1T - SID_SHIFT) /* get 1T ESID */
  266. rldimi r10,r9,ESID_BITS_1T,0
  267. ASM_VSID_SCRAMBLE(r10,r9,1T)
  268. /*
  269. * bits above VSID_BITS_1T need to be ignored from r10
  270. * also combine VSID and flags
  271. */
  272. rldimi r11,r10,SLB_VSID_SHIFT_1T,(64 - (SLB_VSID_SHIFT_1T + VSID_BITS_1T))
  273. li r10,MMU_SEGSIZE_1T
  274. rldimi r11,r10,SLB_VSID_SSIZE_SHIFT,0 /* insert segment size */
  275. /* r3 = EA, r11 = VSID data */
  276. clrrdi r3,r3,SID_SHIFT_1T /* clear out non-ESID bits */
  277. b 7b