bookehv_interrupts.S 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  16. *
  17. * Author: Varun Sethi <varun.sethi@freescale.com>
  18. * Author: Scott Wood <scotwood@freescale.com>
  19. * Author: Mihai Caraman <mihai.caraman@freescale.com>
  20. *
  21. * This file is derived from arch/powerpc/kvm/booke_interrupts.S
  22. */
  23. #include <asm/ppc_asm.h>
  24. #include <asm/kvm_asm.h>
  25. #include <asm/reg.h>
  26. #include <asm/mmu-44x.h>
  27. #include <asm/page.h>
  28. #include <asm/asm-compat.h>
  29. #include <asm/asm-offsets.h>
  30. #include <asm/bitsperlong.h>
  31. #include <asm/thread_info.h>
  32. #ifdef CONFIG_64BIT
  33. #include <asm/exception-64e.h>
  34. #else
  35. #include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
  36. #endif
  37. #define LONGBYTES (BITS_PER_LONG / 8)
  38. #define VCPU_GUEST_SPRG(n) (VCPU_GUEST_SPRGS + (n * LONGBYTES))
  39. /* The host stack layout: */
  40. #define HOST_R1 0 /* Implied by stwu. */
  41. #define HOST_CALLEE_LR PPC_LR_STKOFF
  42. #define HOST_RUN (HOST_CALLEE_LR + LONGBYTES)
  43. /*
  44. * r2 is special: it holds 'current', and it made nonvolatile in the
  45. * kernel with the -ffixed-r2 gcc option.
  46. */
  47. #define HOST_R2 (HOST_RUN + LONGBYTES)
  48. #define HOST_CR (HOST_R2 + LONGBYTES)
  49. #define HOST_NV_GPRS (HOST_CR + LONGBYTES)
  50. #define __HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
  51. #define HOST_NV_GPR(n) __HOST_NV_GPR(__REG_##n)
  52. #define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + LONGBYTES)
  53. #define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
  54. /* LR in caller stack frame. */
  55. #define HOST_STACK_LR (HOST_STACK_SIZE + PPC_LR_STKOFF)
  56. #define NEED_EMU 0x00000001 /* emulation -- save nv regs */
  57. #define NEED_DEAR 0x00000002 /* save faulting DEAR */
  58. #define NEED_ESR 0x00000004 /* save faulting ESR */
  59. /*
  60. * On entry:
  61. * r4 = vcpu, r5 = srr0, r6 = srr1
  62. * saved in vcpu: cr, ctr, r3-r13
  63. */
  64. .macro kvm_handler_common intno, srr0, flags
  65. /* Restore host stack pointer */
  66. PPC_STL r1, VCPU_GPR(R1)(r4)
  67. PPC_STL r2, VCPU_GPR(R2)(r4)
  68. PPC_LL r1, VCPU_HOST_STACK(r4)
  69. PPC_LL r2, HOST_R2(r1)
  70. mfspr r10, SPRN_PID
  71. lwz r8, VCPU_HOST_PID(r4)
  72. PPC_LL r11, VCPU_SHARED(r4)
  73. PPC_STL r14, VCPU_GPR(R14)(r4) /* We need a non-volatile GPR. */
  74. li r14, \intno
  75. stw r10, VCPU_GUEST_PID(r4)
  76. mtspr SPRN_PID, r8
  77. #ifdef CONFIG_KVM_EXIT_TIMING
  78. /* save exit time */
  79. 1: mfspr r7, SPRN_TBRU
  80. mfspr r8, SPRN_TBRL
  81. mfspr r9, SPRN_TBRU
  82. cmpw r9, r7
  83. stw r8, VCPU_TIMING_EXIT_TBL(r4)
  84. bne- 1b
  85. stw r9, VCPU_TIMING_EXIT_TBU(r4)
  86. #endif
  87. oris r8, r6, MSR_CE@h
  88. PPC_STD(r6, VCPU_SHARED_MSR, r11)
  89. ori r8, r8, MSR_ME | MSR_RI
  90. PPC_STL r5, VCPU_PC(r4)
  91. /*
  92. * Make sure CE/ME/RI are set (if appropriate for exception type)
  93. * whether or not the guest had it set. Since mfmsr/mtmsr are
  94. * somewhat expensive, skip in the common case where the guest
  95. * had all these bits set (and thus they're still set if
  96. * appropriate for the exception type).
  97. */
  98. cmpw r6, r8
  99. beq 1f
  100. mfmsr r7
  101. .if \srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
  102. oris r7, r7, MSR_CE@h
  103. .endif
  104. .if \srr0 != SPRN_MCSRR0
  105. ori r7, r7, MSR_ME | MSR_RI
  106. .endif
  107. mtmsr r7
  108. 1:
  109. .if \flags & NEED_EMU
  110. /*
  111. * This assumes you have external PID support.
  112. * To support a bookehv CPU without external PID, you'll
  113. * need to look up the TLB entry and create a temporary mapping.
  114. *
  115. * FIXME: we don't currently handle if the lwepx faults. PR-mode
  116. * booke doesn't handle it either. Since Linux doesn't use
  117. * broadcast tlbivax anymore, the only way this should happen is
  118. * if the guest maps its memory execute-but-not-read, or if we
  119. * somehow take a TLB miss in the middle of this entry code and
  120. * evict the relevant entry. On e500mc, all kernel lowmem is
  121. * bolted into TLB1 large page mappings, and we don't use
  122. * broadcast invalidates, so we should not take a TLB miss here.
  123. *
  124. * Later we'll need to deal with faults here. Disallowing guest
  125. * mappings that are execute-but-not-read could be an option on
  126. * e500mc, but not on chips with an LRAT if it is used.
  127. */
  128. mfspr r3, SPRN_EPLC /* will already have correct ELPID and EGS */
  129. PPC_STL r15, VCPU_GPR(R15)(r4)
  130. PPC_STL r16, VCPU_GPR(R16)(r4)
  131. PPC_STL r17, VCPU_GPR(R17)(r4)
  132. PPC_STL r18, VCPU_GPR(R18)(r4)
  133. PPC_STL r19, VCPU_GPR(R19)(r4)
  134. mr r8, r3
  135. PPC_STL r20, VCPU_GPR(R20)(r4)
  136. rlwimi r8, r6, EPC_EAS_SHIFT - MSR_IR_LG, EPC_EAS
  137. PPC_STL r21, VCPU_GPR(R21)(r4)
  138. rlwimi r8, r6, EPC_EPR_SHIFT - MSR_PR_LG, EPC_EPR
  139. PPC_STL r22, VCPU_GPR(R22)(r4)
  140. rlwimi r8, r10, EPC_EPID_SHIFT, EPC_EPID
  141. PPC_STL r23, VCPU_GPR(R23)(r4)
  142. PPC_STL r24, VCPU_GPR(R24)(r4)
  143. PPC_STL r25, VCPU_GPR(R25)(r4)
  144. PPC_STL r26, VCPU_GPR(R26)(r4)
  145. PPC_STL r27, VCPU_GPR(R27)(r4)
  146. PPC_STL r28, VCPU_GPR(R28)(r4)
  147. PPC_STL r29, VCPU_GPR(R29)(r4)
  148. PPC_STL r30, VCPU_GPR(R30)(r4)
  149. PPC_STL r31, VCPU_GPR(R31)(r4)
  150. mtspr SPRN_EPLC, r8
  151. /* disable preemption, so we are sure we hit the fixup handler */
  152. CURRENT_THREAD_INFO(r8, r1)
  153. li r7, 1
  154. stw r7, TI_PREEMPT(r8)
  155. isync
  156. /*
  157. * In case the read goes wrong, we catch it and write an invalid value
  158. * in LAST_INST instead.
  159. */
  160. 1: lwepx r9, 0, r5
  161. 2:
  162. .section .fixup, "ax"
  163. 3: li r9, KVM_INST_FETCH_FAILED
  164. b 2b
  165. .previous
  166. .section __ex_table,"a"
  167. PPC_LONG_ALIGN
  168. PPC_LONG 1b,3b
  169. .previous
  170. mtspr SPRN_EPLC, r3
  171. li r7, 0
  172. stw r7, TI_PREEMPT(r8)
  173. stw r9, VCPU_LAST_INST(r4)
  174. .endif
  175. .if \flags & NEED_ESR
  176. mfspr r8, SPRN_ESR
  177. PPC_STL r8, VCPU_FAULT_ESR(r4)
  178. .endif
  179. .if \flags & NEED_DEAR
  180. mfspr r9, SPRN_DEAR
  181. PPC_STL r9, VCPU_FAULT_DEAR(r4)
  182. .endif
  183. b kvmppc_resume_host
  184. .endm
  185. #ifdef CONFIG_64BIT
  186. /* Exception types */
  187. #define EX_GEN 1
  188. #define EX_GDBELL 2
  189. #define EX_DBG 3
  190. #define EX_MC 4
  191. #define EX_CRIT 5
  192. #define EX_TLB 6
  193. /*
  194. * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
  195. */
  196. .macro kvm_handler intno type scratch, paca_ex, ex_r10, ex_r11, srr0, srr1, flags
  197. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  198. mr r11, r4
  199. /*
  200. * Get vcpu from Paca: paca->__current.thread->kvm_vcpu
  201. */
  202. PPC_LL r4, PACACURRENT(r13)
  203. PPC_LL r4, (THREAD + THREAD_KVM_VCPU)(r4)
  204. stw r10, VCPU_CR(r4)
  205. PPC_STL r11, VCPU_GPR(R4)(r4)
  206. PPC_STL r5, VCPU_GPR(R5)(r4)
  207. .if \type == EX_CRIT
  208. PPC_LL r5, (\paca_ex + EX_R13)(r13)
  209. .else
  210. mfspr r5, \scratch
  211. .endif
  212. PPC_STL r6, VCPU_GPR(R6)(r4)
  213. PPC_STL r8, VCPU_GPR(R8)(r4)
  214. PPC_STL r9, VCPU_GPR(R9)(r4)
  215. PPC_STL r5, VCPU_GPR(R13)(r4)
  216. PPC_LL r6, (\paca_ex + \ex_r10)(r13)
  217. PPC_LL r8, (\paca_ex + \ex_r11)(r13)
  218. PPC_STL r3, VCPU_GPR(R3)(r4)
  219. PPC_STL r7, VCPU_GPR(R7)(r4)
  220. PPC_STL r12, VCPU_GPR(R12)(r4)
  221. PPC_STL r6, VCPU_GPR(R10)(r4)
  222. PPC_STL r8, VCPU_GPR(R11)(r4)
  223. mfctr r5
  224. PPC_STL r5, VCPU_CTR(r4)
  225. mfspr r5, \srr0
  226. mfspr r6, \srr1
  227. kvm_handler_common \intno, \srr0, \flags
  228. .endm
  229. #define EX_PARAMS(type) \
  230. EX_##type, \
  231. SPRN_SPRG_##type##_SCRATCH, \
  232. PACA_EX##type, \
  233. EX_R10, \
  234. EX_R11
  235. #define EX_PARAMS_TLB \
  236. EX_TLB, \
  237. SPRN_SPRG_GEN_SCRATCH, \
  238. PACA_EXTLB, \
  239. EX_TLB_R10, \
  240. EX_TLB_R11
  241. kvm_handler BOOKE_INTERRUPT_CRITICAL, EX_PARAMS(CRIT), \
  242. SPRN_CSRR0, SPRN_CSRR1, 0
  243. kvm_handler BOOKE_INTERRUPT_MACHINE_CHECK, EX_PARAMS(MC), \
  244. SPRN_MCSRR0, SPRN_MCSRR1, 0
  245. kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, EX_PARAMS(GEN), \
  246. SPRN_SRR0, SPRN_SRR1,(NEED_EMU | NEED_DEAR | NEED_ESR)
  247. kvm_handler BOOKE_INTERRUPT_INST_STORAGE, EX_PARAMS(GEN), \
  248. SPRN_SRR0, SPRN_SRR1, NEED_ESR
  249. kvm_handler BOOKE_INTERRUPT_EXTERNAL, EX_PARAMS(GEN), \
  250. SPRN_SRR0, SPRN_SRR1, 0
  251. kvm_handler BOOKE_INTERRUPT_ALIGNMENT, EX_PARAMS(GEN), \
  252. SPRN_SRR0, SPRN_SRR1,(NEED_DEAR | NEED_ESR)
  253. kvm_handler BOOKE_INTERRUPT_PROGRAM, EX_PARAMS(GEN), \
  254. SPRN_SRR0, SPRN_SRR1,NEED_ESR
  255. kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, EX_PARAMS(GEN), \
  256. SPRN_SRR0, SPRN_SRR1, 0
  257. kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, EX_PARAMS(GEN), \
  258. SPRN_SRR0, SPRN_SRR1, 0
  259. kvm_handler BOOKE_INTERRUPT_DECREMENTER, EX_PARAMS(GEN), \
  260. SPRN_SRR0, SPRN_SRR1, 0
  261. kvm_handler BOOKE_INTERRUPT_FIT, EX_PARAMS(GEN), \
  262. SPRN_SRR0, SPRN_SRR1, 0
  263. kvm_handler BOOKE_INTERRUPT_WATCHDOG, EX_PARAMS(CRIT),\
  264. SPRN_CSRR0, SPRN_CSRR1, 0
  265. /*
  266. * Only bolted TLB miss exception handlers are supported for now
  267. */
  268. kvm_handler BOOKE_INTERRUPT_DTLB_MISS, EX_PARAMS_TLB, \
  269. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  270. kvm_handler BOOKE_INTERRUPT_ITLB_MISS, EX_PARAMS_TLB, \
  271. SPRN_SRR0, SPRN_SRR1, 0
  272. kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, EX_PARAMS(GEN), \
  273. SPRN_SRR0, SPRN_SRR1, 0
  274. kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, EX_PARAMS(GEN), \
  275. SPRN_SRR0, SPRN_SRR1, 0
  276. kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, EX_PARAMS(GEN), \
  277. SPRN_SRR0, SPRN_SRR1, 0
  278. kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, EX_PARAMS(GEN), \
  279. SPRN_SRR0, SPRN_SRR1, 0
  280. kvm_handler BOOKE_INTERRUPT_DOORBELL, EX_PARAMS(GEN), \
  281. SPRN_SRR0, SPRN_SRR1, 0
  282. kvm_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, EX_PARAMS(CRIT), \
  283. SPRN_CSRR0, SPRN_CSRR1, 0
  284. kvm_handler BOOKE_INTERRUPT_HV_PRIV, EX_PARAMS(GEN), \
  285. SPRN_SRR0, SPRN_SRR1, NEED_EMU
  286. kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, EX_PARAMS(GEN), \
  287. SPRN_SRR0, SPRN_SRR1, 0
  288. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, EX_PARAMS(GDBELL), \
  289. SPRN_GSRR0, SPRN_GSRR1, 0
  290. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, EX_PARAMS(CRIT), \
  291. SPRN_CSRR0, SPRN_CSRR1, 0
  292. kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(DBG), \
  293. SPRN_DSRR0, SPRN_DSRR1, 0
  294. kvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(CRIT), \
  295. SPRN_CSRR0, SPRN_CSRR1, 0
  296. #else
  297. /*
  298. * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
  299. */
  300. .macro kvm_handler intno srr0, srr1, flags
  301. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  302. PPC_LL r11, THREAD_KVM_VCPU(r10)
  303. PPC_STL r3, VCPU_GPR(R3)(r11)
  304. mfspr r3, SPRN_SPRG_RSCRATCH0
  305. PPC_STL r4, VCPU_GPR(R4)(r11)
  306. PPC_LL r4, THREAD_NORMSAVE(0)(r10)
  307. PPC_STL r5, VCPU_GPR(R5)(r11)
  308. stw r13, VCPU_CR(r11)
  309. mfspr r5, \srr0
  310. PPC_STL r3, VCPU_GPR(R10)(r11)
  311. PPC_LL r3, THREAD_NORMSAVE(2)(r10)
  312. PPC_STL r6, VCPU_GPR(R6)(r11)
  313. PPC_STL r4, VCPU_GPR(R11)(r11)
  314. mfspr r6, \srr1
  315. PPC_STL r7, VCPU_GPR(R7)(r11)
  316. PPC_STL r8, VCPU_GPR(R8)(r11)
  317. PPC_STL r9, VCPU_GPR(R9)(r11)
  318. PPC_STL r3, VCPU_GPR(R13)(r11)
  319. mfctr r7
  320. PPC_STL r12, VCPU_GPR(R12)(r11)
  321. PPC_STL r7, VCPU_CTR(r11)
  322. mr r4, r11
  323. kvm_handler_common \intno, \srr0, \flags
  324. .endm
  325. .macro kvm_lvl_handler intno scratch srr0, srr1, flags
  326. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  327. mfspr r10, SPRN_SPRG_THREAD
  328. PPC_LL r11, THREAD_KVM_VCPU(r10)
  329. PPC_STL r3, VCPU_GPR(R3)(r11)
  330. mfspr r3, \scratch
  331. PPC_STL r4, VCPU_GPR(R4)(r11)
  332. PPC_LL r4, GPR9(r8)
  333. PPC_STL r5, VCPU_GPR(R5)(r11)
  334. stw r9, VCPU_CR(r11)
  335. mfspr r5, \srr0
  336. PPC_STL r3, VCPU_GPR(R8)(r11)
  337. PPC_LL r3, GPR10(r8)
  338. PPC_STL r6, VCPU_GPR(R6)(r11)
  339. PPC_STL r4, VCPU_GPR(R9)(r11)
  340. mfspr r6, \srr1
  341. PPC_LL r4, GPR11(r8)
  342. PPC_STL r7, VCPU_GPR(R7)(r11)
  343. PPC_STL r3, VCPU_GPR(R10)(r11)
  344. mfctr r7
  345. PPC_STL r12, VCPU_GPR(R12)(r11)
  346. PPC_STL r13, VCPU_GPR(R13)(r11)
  347. PPC_STL r4, VCPU_GPR(R11)(r11)
  348. PPC_STL r7, VCPU_CTR(r11)
  349. mr r4, r11
  350. kvm_handler_common \intno, \srr0, \flags
  351. .endm
  352. kvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
  353. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  354. kvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
  355. SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
  356. kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
  357. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  358. kvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  359. kvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
  360. kvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
  361. SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
  362. kvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  363. kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  364. kvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  365. kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  366. kvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
  367. kvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
  368. kvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
  369. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  370. kvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
  371. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  372. kvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
  373. kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  374. kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, SPRN_SRR0, SPRN_SRR1, 0
  375. kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, SPRN_SRR0, SPRN_SRR1, 0
  376. kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
  377. kvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
  378. kvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
  379. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  380. kvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
  381. kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  382. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
  383. kvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
  384. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  385. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  386. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  387. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  388. SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
  389. #endif
  390. /* Registers:
  391. * SPRG_SCRATCH0: guest r10
  392. * r4: vcpu pointer
  393. * r11: vcpu->arch.shared
  394. * r14: KVM exit number
  395. */
  396. _GLOBAL(kvmppc_resume_host)
  397. /* Save remaining volatile guest register state to vcpu. */
  398. mfspr r3, SPRN_VRSAVE
  399. PPC_STL r0, VCPU_GPR(R0)(r4)
  400. mflr r5
  401. mfspr r6, SPRN_SPRG4
  402. PPC_STL r5, VCPU_LR(r4)
  403. mfspr r7, SPRN_SPRG5
  404. stw r3, VCPU_VRSAVE(r4)
  405. PPC_STD(r6, VCPU_SHARED_SPRG4, r11)
  406. mfspr r8, SPRN_SPRG6
  407. PPC_STD(r7, VCPU_SHARED_SPRG5, r11)
  408. mfspr r9, SPRN_SPRG7
  409. PPC_STD(r8, VCPU_SHARED_SPRG6, r11)
  410. mfxer r3
  411. PPC_STD(r9, VCPU_SHARED_SPRG7, r11)
  412. /* save guest MAS registers and restore host mas4 & mas6 */
  413. mfspr r5, SPRN_MAS0
  414. PPC_STL r3, VCPU_XER(r4)
  415. mfspr r6, SPRN_MAS1
  416. stw r5, VCPU_SHARED_MAS0(r11)
  417. mfspr r7, SPRN_MAS2
  418. stw r6, VCPU_SHARED_MAS1(r11)
  419. PPC_STD(r7, VCPU_SHARED_MAS2, r11)
  420. mfspr r5, SPRN_MAS3
  421. mfspr r6, SPRN_MAS4
  422. stw r5, VCPU_SHARED_MAS7_3+4(r11)
  423. mfspr r7, SPRN_MAS6
  424. stw r6, VCPU_SHARED_MAS4(r11)
  425. mfspr r5, SPRN_MAS7
  426. lwz r6, VCPU_HOST_MAS4(r4)
  427. stw r7, VCPU_SHARED_MAS6(r11)
  428. lwz r8, VCPU_HOST_MAS6(r4)
  429. mtspr SPRN_MAS4, r6
  430. stw r5, VCPU_SHARED_MAS7_3+0(r11)
  431. mtspr SPRN_MAS6, r8
  432. /* Enable MAS register updates via exception */
  433. mfspr r3, SPRN_EPCR
  434. rlwinm r3, r3, 0, ~SPRN_EPCR_DMIUH
  435. mtspr SPRN_EPCR, r3
  436. isync
  437. /* Switch to kernel stack and jump to handler. */
  438. PPC_LL r3, HOST_RUN(r1)
  439. mr r5, r14 /* intno */
  440. mr r14, r4 /* Save vcpu pointer. */
  441. bl kvmppc_handle_exit
  442. /* Restore vcpu pointer and the nonvolatiles we used. */
  443. mr r4, r14
  444. PPC_LL r14, VCPU_GPR(R14)(r4)
  445. andi. r5, r3, RESUME_FLAG_NV
  446. beq skip_nv_load
  447. PPC_LL r15, VCPU_GPR(R15)(r4)
  448. PPC_LL r16, VCPU_GPR(R16)(r4)
  449. PPC_LL r17, VCPU_GPR(R17)(r4)
  450. PPC_LL r18, VCPU_GPR(R18)(r4)
  451. PPC_LL r19, VCPU_GPR(R19)(r4)
  452. PPC_LL r20, VCPU_GPR(R20)(r4)
  453. PPC_LL r21, VCPU_GPR(R21)(r4)
  454. PPC_LL r22, VCPU_GPR(R22)(r4)
  455. PPC_LL r23, VCPU_GPR(R23)(r4)
  456. PPC_LL r24, VCPU_GPR(R24)(r4)
  457. PPC_LL r25, VCPU_GPR(R25)(r4)
  458. PPC_LL r26, VCPU_GPR(R26)(r4)
  459. PPC_LL r27, VCPU_GPR(R27)(r4)
  460. PPC_LL r28, VCPU_GPR(R28)(r4)
  461. PPC_LL r29, VCPU_GPR(R29)(r4)
  462. PPC_LL r30, VCPU_GPR(R30)(r4)
  463. PPC_LL r31, VCPU_GPR(R31)(r4)
  464. skip_nv_load:
  465. /* Should we return to the guest? */
  466. andi. r5, r3, RESUME_FLAG_HOST
  467. beq lightweight_exit
  468. srawi r3, r3, 2 /* Shift -ERR back down. */
  469. heavyweight_exit:
  470. /* Not returning to guest. */
  471. PPC_LL r5, HOST_STACK_LR(r1)
  472. lwz r6, HOST_CR(r1)
  473. /*
  474. * We already saved guest volatile register state; now save the
  475. * non-volatiles.
  476. */
  477. PPC_STL r15, VCPU_GPR(R15)(r4)
  478. PPC_STL r16, VCPU_GPR(R16)(r4)
  479. PPC_STL r17, VCPU_GPR(R17)(r4)
  480. PPC_STL r18, VCPU_GPR(R18)(r4)
  481. PPC_STL r19, VCPU_GPR(R19)(r4)
  482. PPC_STL r20, VCPU_GPR(R20)(r4)
  483. PPC_STL r21, VCPU_GPR(R21)(r4)
  484. PPC_STL r22, VCPU_GPR(R22)(r4)
  485. PPC_STL r23, VCPU_GPR(R23)(r4)
  486. PPC_STL r24, VCPU_GPR(R24)(r4)
  487. PPC_STL r25, VCPU_GPR(R25)(r4)
  488. PPC_STL r26, VCPU_GPR(R26)(r4)
  489. PPC_STL r27, VCPU_GPR(R27)(r4)
  490. PPC_STL r28, VCPU_GPR(R28)(r4)
  491. PPC_STL r29, VCPU_GPR(R29)(r4)
  492. PPC_STL r30, VCPU_GPR(R30)(r4)
  493. PPC_STL r31, VCPU_GPR(R31)(r4)
  494. /* Load host non-volatile register state from host stack. */
  495. PPC_LL r14, HOST_NV_GPR(R14)(r1)
  496. PPC_LL r15, HOST_NV_GPR(R15)(r1)
  497. PPC_LL r16, HOST_NV_GPR(R16)(r1)
  498. PPC_LL r17, HOST_NV_GPR(R17)(r1)
  499. PPC_LL r18, HOST_NV_GPR(R18)(r1)
  500. PPC_LL r19, HOST_NV_GPR(R19)(r1)
  501. PPC_LL r20, HOST_NV_GPR(R20)(r1)
  502. PPC_LL r21, HOST_NV_GPR(R21)(r1)
  503. PPC_LL r22, HOST_NV_GPR(R22)(r1)
  504. PPC_LL r23, HOST_NV_GPR(R23)(r1)
  505. PPC_LL r24, HOST_NV_GPR(R24)(r1)
  506. PPC_LL r25, HOST_NV_GPR(R25)(r1)
  507. PPC_LL r26, HOST_NV_GPR(R26)(r1)
  508. PPC_LL r27, HOST_NV_GPR(R27)(r1)
  509. PPC_LL r28, HOST_NV_GPR(R28)(r1)
  510. PPC_LL r29, HOST_NV_GPR(R29)(r1)
  511. PPC_LL r30, HOST_NV_GPR(R30)(r1)
  512. PPC_LL r31, HOST_NV_GPR(R31)(r1)
  513. /* Return to kvm_vcpu_run(). */
  514. mtlr r5
  515. mtcr r6
  516. addi r1, r1, HOST_STACK_SIZE
  517. /* r3 still contains the return code from kvmppc_handle_exit(). */
  518. blr
  519. /* Registers:
  520. * r3: kvm_run pointer
  521. * r4: vcpu pointer
  522. */
  523. _GLOBAL(__kvmppc_vcpu_run)
  524. stwu r1, -HOST_STACK_SIZE(r1)
  525. PPC_STL r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
  526. /* Save host state to stack. */
  527. PPC_STL r3, HOST_RUN(r1)
  528. mflr r3
  529. mfcr r5
  530. PPC_STL r3, HOST_STACK_LR(r1)
  531. stw r5, HOST_CR(r1)
  532. /* Save host non-volatile register state to stack. */
  533. PPC_STL r14, HOST_NV_GPR(R14)(r1)
  534. PPC_STL r15, HOST_NV_GPR(R15)(r1)
  535. PPC_STL r16, HOST_NV_GPR(R16)(r1)
  536. PPC_STL r17, HOST_NV_GPR(R17)(r1)
  537. PPC_STL r18, HOST_NV_GPR(R18)(r1)
  538. PPC_STL r19, HOST_NV_GPR(R19)(r1)
  539. PPC_STL r20, HOST_NV_GPR(R20)(r1)
  540. PPC_STL r21, HOST_NV_GPR(R21)(r1)
  541. PPC_STL r22, HOST_NV_GPR(R22)(r1)
  542. PPC_STL r23, HOST_NV_GPR(R23)(r1)
  543. PPC_STL r24, HOST_NV_GPR(R24)(r1)
  544. PPC_STL r25, HOST_NV_GPR(R25)(r1)
  545. PPC_STL r26, HOST_NV_GPR(R26)(r1)
  546. PPC_STL r27, HOST_NV_GPR(R27)(r1)
  547. PPC_STL r28, HOST_NV_GPR(R28)(r1)
  548. PPC_STL r29, HOST_NV_GPR(R29)(r1)
  549. PPC_STL r30, HOST_NV_GPR(R30)(r1)
  550. PPC_STL r31, HOST_NV_GPR(R31)(r1)
  551. /* Load guest non-volatiles. */
  552. PPC_LL r14, VCPU_GPR(R14)(r4)
  553. PPC_LL r15, VCPU_GPR(R15)(r4)
  554. PPC_LL r16, VCPU_GPR(R16)(r4)
  555. PPC_LL r17, VCPU_GPR(R17)(r4)
  556. PPC_LL r18, VCPU_GPR(R18)(r4)
  557. PPC_LL r19, VCPU_GPR(R19)(r4)
  558. PPC_LL r20, VCPU_GPR(R20)(r4)
  559. PPC_LL r21, VCPU_GPR(R21)(r4)
  560. PPC_LL r22, VCPU_GPR(R22)(r4)
  561. PPC_LL r23, VCPU_GPR(R23)(r4)
  562. PPC_LL r24, VCPU_GPR(R24)(r4)
  563. PPC_LL r25, VCPU_GPR(R25)(r4)
  564. PPC_LL r26, VCPU_GPR(R26)(r4)
  565. PPC_LL r27, VCPU_GPR(R27)(r4)
  566. PPC_LL r28, VCPU_GPR(R28)(r4)
  567. PPC_LL r29, VCPU_GPR(R29)(r4)
  568. PPC_LL r30, VCPU_GPR(R30)(r4)
  569. PPC_LL r31, VCPU_GPR(R31)(r4)
  570. lightweight_exit:
  571. PPC_STL r2, HOST_R2(r1)
  572. mfspr r3, SPRN_PID
  573. stw r3, VCPU_HOST_PID(r4)
  574. lwz r3, VCPU_GUEST_PID(r4)
  575. mtspr SPRN_PID, r3
  576. PPC_LL r11, VCPU_SHARED(r4)
  577. /* Disable MAS register updates via exception */
  578. mfspr r3, SPRN_EPCR
  579. oris r3, r3, SPRN_EPCR_DMIUH@h
  580. mtspr SPRN_EPCR, r3
  581. isync
  582. /* Save host mas4 and mas6 and load guest MAS registers */
  583. mfspr r3, SPRN_MAS4
  584. stw r3, VCPU_HOST_MAS4(r4)
  585. mfspr r3, SPRN_MAS6
  586. stw r3, VCPU_HOST_MAS6(r4)
  587. lwz r3, VCPU_SHARED_MAS0(r11)
  588. lwz r5, VCPU_SHARED_MAS1(r11)
  589. PPC_LD(r6, VCPU_SHARED_MAS2, r11)
  590. lwz r7, VCPU_SHARED_MAS7_3+4(r11)
  591. lwz r8, VCPU_SHARED_MAS4(r11)
  592. mtspr SPRN_MAS0, r3
  593. mtspr SPRN_MAS1, r5
  594. mtspr SPRN_MAS2, r6
  595. mtspr SPRN_MAS3, r7
  596. mtspr SPRN_MAS4, r8
  597. lwz r3, VCPU_SHARED_MAS6(r11)
  598. lwz r5, VCPU_SHARED_MAS7_3+0(r11)
  599. mtspr SPRN_MAS6, r3
  600. mtspr SPRN_MAS7, r5
  601. /*
  602. * Host interrupt handlers may have clobbered these guest-readable
  603. * SPRGs, so we need to reload them here with the guest's values.
  604. */
  605. lwz r3, VCPU_VRSAVE(r4)
  606. PPC_LD(r5, VCPU_SHARED_SPRG4, r11)
  607. mtspr SPRN_VRSAVE, r3
  608. PPC_LD(r6, VCPU_SHARED_SPRG5, r11)
  609. mtspr SPRN_SPRG4W, r5
  610. PPC_LD(r7, VCPU_SHARED_SPRG6, r11)
  611. mtspr SPRN_SPRG5W, r6
  612. PPC_LD(r8, VCPU_SHARED_SPRG7, r11)
  613. mtspr SPRN_SPRG6W, r7
  614. mtspr SPRN_SPRG7W, r8
  615. /* Load some guest volatiles. */
  616. PPC_LL r3, VCPU_LR(r4)
  617. PPC_LL r5, VCPU_XER(r4)
  618. PPC_LL r6, VCPU_CTR(r4)
  619. lwz r7, VCPU_CR(r4)
  620. PPC_LL r8, VCPU_PC(r4)
  621. PPC_LD(r9, VCPU_SHARED_MSR, r11)
  622. PPC_LL r0, VCPU_GPR(R0)(r4)
  623. PPC_LL r1, VCPU_GPR(R1)(r4)
  624. PPC_LL r2, VCPU_GPR(R2)(r4)
  625. PPC_LL r10, VCPU_GPR(R10)(r4)
  626. PPC_LL r11, VCPU_GPR(R11)(r4)
  627. PPC_LL r12, VCPU_GPR(R12)(r4)
  628. PPC_LL r13, VCPU_GPR(R13)(r4)
  629. mtlr r3
  630. mtxer r5
  631. mtctr r6
  632. mtsrr0 r8
  633. mtsrr1 r9
  634. #ifdef CONFIG_KVM_EXIT_TIMING
  635. /* save enter time */
  636. 1:
  637. mfspr r6, SPRN_TBRU
  638. mfspr r9, SPRN_TBRL
  639. mfspr r8, SPRN_TBRU
  640. cmpw r8, r6
  641. stw r9, VCPU_TIMING_LAST_ENTER_TBL(r4)
  642. bne 1b
  643. stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
  644. #endif
  645. /*
  646. * Don't execute any instruction which can change CR after
  647. * below instruction.
  648. */
  649. mtcr r7
  650. /* Finish loading guest volatiles and jump to guest. */
  651. PPC_LL r5, VCPU_GPR(R5)(r4)
  652. PPC_LL r6, VCPU_GPR(R6)(r4)
  653. PPC_LL r7, VCPU_GPR(R7)(r4)
  654. PPC_LL r8, VCPU_GPR(R8)(r4)
  655. PPC_LL r9, VCPU_GPR(R9)(r4)
  656. PPC_LL r3, VCPU_GPR(R3)(r4)
  657. PPC_LL r4, VCPU_GPR(R4)(r4)
  658. rfi