book3s_emulate.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm_ppc.h>
  20. #include <asm/disassemble.h>
  21. #include <asm/kvm_book3s.h>
  22. #include <asm/reg.h>
  23. #include <asm/switch_to.h>
  24. #include <asm/time.h>
  25. #define OP_19_XOP_RFID 18
  26. #define OP_19_XOP_RFI 50
  27. #define OP_31_XOP_MFMSR 83
  28. #define OP_31_XOP_MTMSR 146
  29. #define OP_31_XOP_MTMSRD 178
  30. #define OP_31_XOP_MTSR 210
  31. #define OP_31_XOP_MTSRIN 242
  32. #define OP_31_XOP_TLBIEL 274
  33. #define OP_31_XOP_TLBIE 306
  34. /* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
  35. #define OP_31_XOP_FAKE_SC1 308
  36. #define OP_31_XOP_SLBMTE 402
  37. #define OP_31_XOP_SLBIE 434
  38. #define OP_31_XOP_SLBIA 498
  39. #define OP_31_XOP_MFSR 595
  40. #define OP_31_XOP_MFSRIN 659
  41. #define OP_31_XOP_DCBA 758
  42. #define OP_31_XOP_SLBMFEV 851
  43. #define OP_31_XOP_EIOIO 854
  44. #define OP_31_XOP_SLBMFEE 915
  45. /* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
  46. #define OP_31_XOP_DCBZ 1010
  47. #define OP_LFS 48
  48. #define OP_LFD 50
  49. #define OP_STFS 52
  50. #define OP_STFD 54
  51. #define SPRN_GQR0 912
  52. #define SPRN_GQR1 913
  53. #define SPRN_GQR2 914
  54. #define SPRN_GQR3 915
  55. #define SPRN_GQR4 916
  56. #define SPRN_GQR5 917
  57. #define SPRN_GQR6 918
  58. #define SPRN_GQR7 919
  59. /* Book3S_32 defines mfsrin(v) - but that messes up our abstract
  60. * function pointers, so let's just disable the define. */
  61. #undef mfsrin
  62. enum priv_level {
  63. PRIV_PROBLEM = 0,
  64. PRIV_SUPER = 1,
  65. PRIV_HYPER = 2,
  66. };
  67. static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
  68. {
  69. /* PAPR VMs only access supervisor SPRs */
  70. if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
  71. return false;
  72. /* Limit user space to its own small SPR set */
  73. if ((vcpu->arch.shared->msr & MSR_PR) && level > PRIV_PROBLEM)
  74. return false;
  75. return true;
  76. }
  77. int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
  78. unsigned int inst, int *advance)
  79. {
  80. int emulated = EMULATE_DONE;
  81. int rt = get_rt(inst);
  82. int rs = get_rs(inst);
  83. int ra = get_ra(inst);
  84. int rb = get_rb(inst);
  85. switch (get_op(inst)) {
  86. case 19:
  87. switch (get_xop(inst)) {
  88. case OP_19_XOP_RFID:
  89. case OP_19_XOP_RFI:
  90. kvmppc_set_pc(vcpu, vcpu->arch.shared->srr0);
  91. kvmppc_set_msr(vcpu, vcpu->arch.shared->srr1);
  92. *advance = 0;
  93. break;
  94. default:
  95. emulated = EMULATE_FAIL;
  96. break;
  97. }
  98. break;
  99. case 31:
  100. switch (get_xop(inst)) {
  101. case OP_31_XOP_MFMSR:
  102. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->msr);
  103. break;
  104. case OP_31_XOP_MTMSRD:
  105. {
  106. ulong rs_val = kvmppc_get_gpr(vcpu, rs);
  107. if (inst & 0x10000) {
  108. ulong new_msr = vcpu->arch.shared->msr;
  109. new_msr &= ~(MSR_RI | MSR_EE);
  110. new_msr |= rs_val & (MSR_RI | MSR_EE);
  111. vcpu->arch.shared->msr = new_msr;
  112. } else
  113. kvmppc_set_msr(vcpu, rs_val);
  114. break;
  115. }
  116. case OP_31_XOP_MTMSR:
  117. kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
  118. break;
  119. case OP_31_XOP_MFSR:
  120. {
  121. int srnum;
  122. srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
  123. if (vcpu->arch.mmu.mfsrin) {
  124. u32 sr;
  125. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  126. kvmppc_set_gpr(vcpu, rt, sr);
  127. }
  128. break;
  129. }
  130. case OP_31_XOP_MFSRIN:
  131. {
  132. int srnum;
  133. srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
  134. if (vcpu->arch.mmu.mfsrin) {
  135. u32 sr;
  136. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  137. kvmppc_set_gpr(vcpu, rt, sr);
  138. }
  139. break;
  140. }
  141. case OP_31_XOP_MTSR:
  142. vcpu->arch.mmu.mtsrin(vcpu,
  143. (inst >> 16) & 0xf,
  144. kvmppc_get_gpr(vcpu, rs));
  145. break;
  146. case OP_31_XOP_MTSRIN:
  147. vcpu->arch.mmu.mtsrin(vcpu,
  148. (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
  149. kvmppc_get_gpr(vcpu, rs));
  150. break;
  151. case OP_31_XOP_TLBIE:
  152. case OP_31_XOP_TLBIEL:
  153. {
  154. bool large = (inst & 0x00200000) ? true : false;
  155. ulong addr = kvmppc_get_gpr(vcpu, rb);
  156. vcpu->arch.mmu.tlbie(vcpu, addr, large);
  157. break;
  158. }
  159. #ifdef CONFIG_KVM_BOOK3S_64_PR
  160. case OP_31_XOP_FAKE_SC1:
  161. {
  162. /* SC 1 papr hypercalls */
  163. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  164. int i;
  165. if ((vcpu->arch.shared->msr & MSR_PR) ||
  166. !vcpu->arch.papr_enabled) {
  167. emulated = EMULATE_FAIL;
  168. break;
  169. }
  170. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
  171. break;
  172. run->papr_hcall.nr = cmd;
  173. for (i = 0; i < 9; ++i) {
  174. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  175. run->papr_hcall.args[i] = gpr;
  176. }
  177. emulated = EMULATE_DO_PAPR;
  178. break;
  179. }
  180. #endif
  181. case OP_31_XOP_EIOIO:
  182. break;
  183. case OP_31_XOP_SLBMTE:
  184. if (!vcpu->arch.mmu.slbmte)
  185. return EMULATE_FAIL;
  186. vcpu->arch.mmu.slbmte(vcpu,
  187. kvmppc_get_gpr(vcpu, rs),
  188. kvmppc_get_gpr(vcpu, rb));
  189. break;
  190. case OP_31_XOP_SLBIE:
  191. if (!vcpu->arch.mmu.slbie)
  192. return EMULATE_FAIL;
  193. vcpu->arch.mmu.slbie(vcpu,
  194. kvmppc_get_gpr(vcpu, rb));
  195. break;
  196. case OP_31_XOP_SLBIA:
  197. if (!vcpu->arch.mmu.slbia)
  198. return EMULATE_FAIL;
  199. vcpu->arch.mmu.slbia(vcpu);
  200. break;
  201. case OP_31_XOP_SLBMFEE:
  202. if (!vcpu->arch.mmu.slbmfee) {
  203. emulated = EMULATE_FAIL;
  204. } else {
  205. ulong t, rb_val;
  206. rb_val = kvmppc_get_gpr(vcpu, rb);
  207. t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
  208. kvmppc_set_gpr(vcpu, rt, t);
  209. }
  210. break;
  211. case OP_31_XOP_SLBMFEV:
  212. if (!vcpu->arch.mmu.slbmfev) {
  213. emulated = EMULATE_FAIL;
  214. } else {
  215. ulong t, rb_val;
  216. rb_val = kvmppc_get_gpr(vcpu, rb);
  217. t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
  218. kvmppc_set_gpr(vcpu, rt, t);
  219. }
  220. break;
  221. case OP_31_XOP_DCBA:
  222. /* Gets treated as NOP */
  223. break;
  224. case OP_31_XOP_DCBZ:
  225. {
  226. ulong rb_val = kvmppc_get_gpr(vcpu, rb);
  227. ulong ra_val = 0;
  228. ulong addr, vaddr;
  229. u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
  230. u32 dsisr;
  231. int r;
  232. if (ra)
  233. ra_val = kvmppc_get_gpr(vcpu, ra);
  234. addr = (ra_val + rb_val) & ~31ULL;
  235. if (!(vcpu->arch.shared->msr & MSR_SF))
  236. addr &= 0xffffffff;
  237. vaddr = addr;
  238. r = kvmppc_st(vcpu, &addr, 32, zeros, true);
  239. if ((r == -ENOENT) || (r == -EPERM)) {
  240. struct kvmppc_book3s_shadow_vcpu *svcpu;
  241. svcpu = svcpu_get(vcpu);
  242. *advance = 0;
  243. vcpu->arch.shared->dar = vaddr;
  244. svcpu->fault_dar = vaddr;
  245. dsisr = DSISR_ISSTORE;
  246. if (r == -ENOENT)
  247. dsisr |= DSISR_NOHPTE;
  248. else if (r == -EPERM)
  249. dsisr |= DSISR_PROTFAULT;
  250. vcpu->arch.shared->dsisr = dsisr;
  251. svcpu->fault_dsisr = dsisr;
  252. svcpu_put(svcpu);
  253. kvmppc_book3s_queue_irqprio(vcpu,
  254. BOOK3S_INTERRUPT_DATA_STORAGE);
  255. }
  256. break;
  257. }
  258. default:
  259. emulated = EMULATE_FAIL;
  260. }
  261. break;
  262. default:
  263. emulated = EMULATE_FAIL;
  264. }
  265. if (emulated == EMULATE_FAIL)
  266. emulated = kvmppc_emulate_paired_single(run, vcpu);
  267. return emulated;
  268. }
  269. void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
  270. u32 val)
  271. {
  272. if (upper) {
  273. /* Upper BAT */
  274. u32 bl = (val >> 2) & 0x7ff;
  275. bat->bepi_mask = (~bl << 17);
  276. bat->bepi = val & 0xfffe0000;
  277. bat->vs = (val & 2) ? 1 : 0;
  278. bat->vp = (val & 1) ? 1 : 0;
  279. bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
  280. } else {
  281. /* Lower BAT */
  282. bat->brpn = val & 0xfffe0000;
  283. bat->wimg = (val >> 3) & 0xf;
  284. bat->pp = val & 3;
  285. bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
  286. }
  287. }
  288. static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
  289. {
  290. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  291. struct kvmppc_bat *bat;
  292. switch (sprn) {
  293. case SPRN_IBAT0U ... SPRN_IBAT3L:
  294. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  295. break;
  296. case SPRN_IBAT4U ... SPRN_IBAT7L:
  297. bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
  298. break;
  299. case SPRN_DBAT0U ... SPRN_DBAT3L:
  300. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  301. break;
  302. case SPRN_DBAT4U ... SPRN_DBAT7L:
  303. bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
  304. break;
  305. default:
  306. BUG();
  307. }
  308. return bat;
  309. }
  310. int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
  311. {
  312. int emulated = EMULATE_DONE;
  313. switch (sprn) {
  314. case SPRN_SDR1:
  315. if (!spr_allowed(vcpu, PRIV_HYPER))
  316. goto unprivileged;
  317. to_book3s(vcpu)->sdr1 = spr_val;
  318. break;
  319. case SPRN_DSISR:
  320. vcpu->arch.shared->dsisr = spr_val;
  321. break;
  322. case SPRN_DAR:
  323. vcpu->arch.shared->dar = spr_val;
  324. break;
  325. case SPRN_HIOR:
  326. to_book3s(vcpu)->hior = spr_val;
  327. break;
  328. case SPRN_IBAT0U ... SPRN_IBAT3L:
  329. case SPRN_IBAT4U ... SPRN_IBAT7L:
  330. case SPRN_DBAT0U ... SPRN_DBAT3L:
  331. case SPRN_DBAT4U ... SPRN_DBAT7L:
  332. {
  333. struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
  334. kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
  335. /* BAT writes happen so rarely that we're ok to flush
  336. * everything here */
  337. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  338. kvmppc_mmu_flush_segments(vcpu);
  339. break;
  340. }
  341. case SPRN_HID0:
  342. to_book3s(vcpu)->hid[0] = spr_val;
  343. break;
  344. case SPRN_HID1:
  345. to_book3s(vcpu)->hid[1] = spr_val;
  346. break;
  347. case SPRN_HID2:
  348. to_book3s(vcpu)->hid[2] = spr_val;
  349. break;
  350. case SPRN_HID2_GEKKO:
  351. to_book3s(vcpu)->hid[2] = spr_val;
  352. /* HID2.PSE controls paired single on gekko */
  353. switch (vcpu->arch.pvr) {
  354. case 0x00080200: /* lonestar 2.0 */
  355. case 0x00088202: /* lonestar 2.2 */
  356. case 0x70000100: /* gekko 1.0 */
  357. case 0x00080100: /* gekko 2.0 */
  358. case 0x00083203: /* gekko 2.3a */
  359. case 0x00083213: /* gekko 2.3b */
  360. case 0x00083204: /* gekko 2.4 */
  361. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  362. case 0x00087200: /* broadway */
  363. if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
  364. /* Native paired singles */
  365. } else if (spr_val & (1 << 29)) { /* HID2.PSE */
  366. vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
  367. kvmppc_giveup_ext(vcpu, MSR_FP);
  368. } else {
  369. vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
  370. }
  371. break;
  372. }
  373. break;
  374. case SPRN_HID4:
  375. case SPRN_HID4_GEKKO:
  376. to_book3s(vcpu)->hid[4] = spr_val;
  377. break;
  378. case SPRN_HID5:
  379. to_book3s(vcpu)->hid[5] = spr_val;
  380. /* guest HID5 set can change is_dcbz32 */
  381. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  382. (mfmsr() & MSR_HV))
  383. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  384. break;
  385. case SPRN_PURR:
  386. to_book3s(vcpu)->purr_offset = spr_val - get_tb();
  387. break;
  388. case SPRN_SPURR:
  389. to_book3s(vcpu)->spurr_offset = spr_val - get_tb();
  390. break;
  391. case SPRN_GQR0:
  392. case SPRN_GQR1:
  393. case SPRN_GQR2:
  394. case SPRN_GQR3:
  395. case SPRN_GQR4:
  396. case SPRN_GQR5:
  397. case SPRN_GQR6:
  398. case SPRN_GQR7:
  399. to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
  400. break;
  401. case SPRN_ICTC:
  402. case SPRN_THRM1:
  403. case SPRN_THRM2:
  404. case SPRN_THRM3:
  405. case SPRN_CTRLF:
  406. case SPRN_CTRLT:
  407. case SPRN_L2CR:
  408. case SPRN_DSCR:
  409. case SPRN_MMCR0_GEKKO:
  410. case SPRN_MMCR1_GEKKO:
  411. case SPRN_PMC1_GEKKO:
  412. case SPRN_PMC2_GEKKO:
  413. case SPRN_PMC3_GEKKO:
  414. case SPRN_PMC4_GEKKO:
  415. case SPRN_WPAR_GEKKO:
  416. case SPRN_MSSSR0:
  417. break;
  418. unprivileged:
  419. default:
  420. printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
  421. #ifndef DEBUG_SPR
  422. emulated = EMULATE_FAIL;
  423. #endif
  424. break;
  425. }
  426. return emulated;
  427. }
  428. int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
  429. {
  430. int emulated = EMULATE_DONE;
  431. switch (sprn) {
  432. case SPRN_IBAT0U ... SPRN_IBAT3L:
  433. case SPRN_IBAT4U ... SPRN_IBAT7L:
  434. case SPRN_DBAT0U ... SPRN_DBAT3L:
  435. case SPRN_DBAT4U ... SPRN_DBAT7L:
  436. {
  437. struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
  438. if (sprn % 2)
  439. *spr_val = bat->raw >> 32;
  440. else
  441. *spr_val = bat->raw;
  442. break;
  443. }
  444. case SPRN_SDR1:
  445. if (!spr_allowed(vcpu, PRIV_HYPER))
  446. goto unprivileged;
  447. *spr_val = to_book3s(vcpu)->sdr1;
  448. break;
  449. case SPRN_DSISR:
  450. *spr_val = vcpu->arch.shared->dsisr;
  451. break;
  452. case SPRN_DAR:
  453. *spr_val = vcpu->arch.shared->dar;
  454. break;
  455. case SPRN_HIOR:
  456. *spr_val = to_book3s(vcpu)->hior;
  457. break;
  458. case SPRN_HID0:
  459. *spr_val = to_book3s(vcpu)->hid[0];
  460. break;
  461. case SPRN_HID1:
  462. *spr_val = to_book3s(vcpu)->hid[1];
  463. break;
  464. case SPRN_HID2:
  465. case SPRN_HID2_GEKKO:
  466. *spr_val = to_book3s(vcpu)->hid[2];
  467. break;
  468. case SPRN_HID4:
  469. case SPRN_HID4_GEKKO:
  470. *spr_val = to_book3s(vcpu)->hid[4];
  471. break;
  472. case SPRN_HID5:
  473. *spr_val = to_book3s(vcpu)->hid[5];
  474. break;
  475. case SPRN_CFAR:
  476. case SPRN_DSCR:
  477. *spr_val = 0;
  478. break;
  479. case SPRN_PURR:
  480. *spr_val = get_tb() + to_book3s(vcpu)->purr_offset;
  481. break;
  482. case SPRN_SPURR:
  483. *spr_val = get_tb() + to_book3s(vcpu)->purr_offset;
  484. break;
  485. case SPRN_GQR0:
  486. case SPRN_GQR1:
  487. case SPRN_GQR2:
  488. case SPRN_GQR3:
  489. case SPRN_GQR4:
  490. case SPRN_GQR5:
  491. case SPRN_GQR6:
  492. case SPRN_GQR7:
  493. *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
  494. break;
  495. case SPRN_THRM1:
  496. case SPRN_THRM2:
  497. case SPRN_THRM3:
  498. case SPRN_CTRLF:
  499. case SPRN_CTRLT:
  500. case SPRN_L2CR:
  501. case SPRN_MMCR0_GEKKO:
  502. case SPRN_MMCR1_GEKKO:
  503. case SPRN_PMC1_GEKKO:
  504. case SPRN_PMC2_GEKKO:
  505. case SPRN_PMC3_GEKKO:
  506. case SPRN_PMC4_GEKKO:
  507. case SPRN_WPAR_GEKKO:
  508. case SPRN_MSSSR0:
  509. *spr_val = 0;
  510. break;
  511. default:
  512. unprivileged:
  513. printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
  514. #ifndef DEBUG_SPR
  515. emulated = EMULATE_FAIL;
  516. #endif
  517. break;
  518. }
  519. return emulated;
  520. }
  521. u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
  522. {
  523. u32 dsisr = 0;
  524. /*
  525. * This is what the spec says about DSISR bits (not mentioned = 0):
  526. *
  527. * 12:13 [DS] Set to bits 30:31
  528. * 15:16 [X] Set to bits 29:30
  529. * 17 [X] Set to bit 25
  530. * [D/DS] Set to bit 5
  531. * 18:21 [X] Set to bits 21:24
  532. * [D/DS] Set to bits 1:4
  533. * 22:26 Set to bits 6:10 (RT/RS/FRT/FRS)
  534. * 27:31 Set to bits 11:15 (RA)
  535. */
  536. switch (get_op(inst)) {
  537. /* D-form */
  538. case OP_LFS:
  539. case OP_LFD:
  540. case OP_STFD:
  541. case OP_STFS:
  542. dsisr |= (inst >> 12) & 0x4000; /* bit 17 */
  543. dsisr |= (inst >> 17) & 0x3c00; /* bits 18:21 */
  544. break;
  545. /* X-form */
  546. case 31:
  547. dsisr |= (inst << 14) & 0x18000; /* bits 15:16 */
  548. dsisr |= (inst << 8) & 0x04000; /* bit 17 */
  549. dsisr |= (inst << 3) & 0x03c00; /* bits 18:21 */
  550. break;
  551. default:
  552. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  553. break;
  554. }
  555. dsisr |= (inst >> 16) & 0x03ff; /* bits 22:31 */
  556. return dsisr;
  557. }
  558. ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
  559. {
  560. ulong dar = 0;
  561. ulong ra = get_ra(inst);
  562. ulong rb = get_rb(inst);
  563. switch (get_op(inst)) {
  564. case OP_LFS:
  565. case OP_LFD:
  566. case OP_STFD:
  567. case OP_STFS:
  568. if (ra)
  569. dar = kvmppc_get_gpr(vcpu, ra);
  570. dar += (s32)((s16)inst);
  571. break;
  572. case 31:
  573. if (ra)
  574. dar = kvmppc_get_gpr(vcpu, ra);
  575. dar += kvmppc_get_gpr(vcpu, rb);
  576. break;
  577. default:
  578. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  579. break;
  580. }
  581. return dar;
  582. }