misc_32.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * This file contains miscellaneous low-level functions.
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. *
  5. * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
  6. * and Paul Mackerras.
  7. *
  8. * kexec bits:
  9. * Copyright (C) 2002-2003 Eric Biederman <ebiederm@xmission.com>
  10. * GameCube/ppc32 port Copyright (C) 2004 Albert Herranz
  11. * PPC44x port. Copyright (C) 2011, IBM Corporation
  12. * Author: Suzuki Poulose <suzuki@in.ibm.com>
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * as published by the Free Software Foundation; either version
  17. * 2 of the License, or (at your option) any later version.
  18. *
  19. */
  20. #include <linux/sys.h>
  21. #include <asm/unistd.h>
  22. #include <asm/errno.h>
  23. #include <asm/reg.h>
  24. #include <asm/page.h>
  25. #include <asm/cache.h>
  26. #include <asm/cputable.h>
  27. #include <asm/mmu.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/processor.h>
  32. #include <asm/kexec.h>
  33. #include <asm/bug.h>
  34. #include <asm/ptrace.h>
  35. .text
  36. _GLOBAL(call_do_softirq)
  37. mflr r0
  38. stw r0,4(r1)
  39. stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
  40. mr r1,r3
  41. bl __do_softirq
  42. lwz r1,0(r1)
  43. lwz r0,4(r1)
  44. mtlr r0
  45. blr
  46. _GLOBAL(call_handle_irq)
  47. mflr r0
  48. stw r0,4(r1)
  49. mtctr r6
  50. stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r5)
  51. mr r1,r5
  52. bctrl
  53. lwz r1,0(r1)
  54. lwz r0,4(r1)
  55. mtlr r0
  56. blr
  57. /*
  58. * This returns the high 64 bits of the product of two 64-bit numbers.
  59. */
  60. _GLOBAL(mulhdu)
  61. cmpwi r6,0
  62. cmpwi cr1,r3,0
  63. mr r10,r4
  64. mulhwu r4,r4,r5
  65. beq 1f
  66. mulhwu r0,r10,r6
  67. mullw r7,r10,r5
  68. addc r7,r0,r7
  69. addze r4,r4
  70. 1: beqlr cr1 /* all done if high part of A is 0 */
  71. mr r10,r3
  72. mullw r9,r3,r5
  73. mulhwu r3,r3,r5
  74. beq 2f
  75. mullw r0,r10,r6
  76. mulhwu r8,r10,r6
  77. addc r7,r0,r7
  78. adde r4,r4,r8
  79. addze r3,r3
  80. 2: addc r4,r4,r9
  81. addze r3,r3
  82. blr
  83. /*
  84. * sub_reloc_offset(x) returns x - reloc_offset().
  85. */
  86. _GLOBAL(sub_reloc_offset)
  87. mflr r0
  88. bl 1f
  89. 1: mflr r5
  90. lis r4,1b@ha
  91. addi r4,r4,1b@l
  92. subf r5,r4,r5
  93. subf r3,r5,r3
  94. mtlr r0
  95. blr
  96. /*
  97. * reloc_got2 runs through the .got2 section adding an offset
  98. * to each entry.
  99. */
  100. _GLOBAL(reloc_got2)
  101. mflr r11
  102. lis r7,__got2_start@ha
  103. addi r7,r7,__got2_start@l
  104. lis r8,__got2_end@ha
  105. addi r8,r8,__got2_end@l
  106. subf r8,r7,r8
  107. srwi. r8,r8,2
  108. beqlr
  109. mtctr r8
  110. bl 1f
  111. 1: mflr r0
  112. lis r4,1b@ha
  113. addi r4,r4,1b@l
  114. subf r0,r4,r0
  115. add r7,r0,r7
  116. 2: lwz r0,0(r7)
  117. add r0,r0,r3
  118. stw r0,0(r7)
  119. addi r7,r7,4
  120. bdnz 2b
  121. mtlr r11
  122. blr
  123. /*
  124. * call_setup_cpu - call the setup_cpu function for this cpu
  125. * r3 = data offset, r24 = cpu number
  126. *
  127. * Setup function is called with:
  128. * r3 = data offset
  129. * r4 = ptr to CPU spec (relocated)
  130. */
  131. _GLOBAL(call_setup_cpu)
  132. addis r4,r3,cur_cpu_spec@ha
  133. addi r4,r4,cur_cpu_spec@l
  134. lwz r4,0(r4)
  135. add r4,r4,r3
  136. lwz r5,CPU_SPEC_SETUP(r4)
  137. cmpwi 0,r5,0
  138. add r5,r5,r3
  139. beqlr
  140. mtctr r5
  141. bctr
  142. #if defined(CONFIG_CPU_FREQ_PMAC) && defined(CONFIG_6xx)
  143. /* This gets called by via-pmu.c to switch the PLL selection
  144. * on 750fx CPU. This function should really be moved to some
  145. * other place (as most of the cpufreq code in via-pmu
  146. */
  147. _GLOBAL(low_choose_750fx_pll)
  148. /* Clear MSR:EE */
  149. mfmsr r7
  150. rlwinm r0,r7,0,17,15
  151. mtmsr r0
  152. /* If switching to PLL1, disable HID0:BTIC */
  153. cmplwi cr0,r3,0
  154. beq 1f
  155. mfspr r5,SPRN_HID0
  156. rlwinm r5,r5,0,27,25
  157. sync
  158. mtspr SPRN_HID0,r5
  159. isync
  160. sync
  161. 1:
  162. /* Calc new HID1 value */
  163. mfspr r4,SPRN_HID1 /* Build a HID1:PS bit from parameter */
  164. rlwinm r5,r3,16,15,15 /* Clear out HID1:PS from value read */
  165. rlwinm r4,r4,0,16,14 /* Could have I used rlwimi here ? */
  166. or r4,r4,r5
  167. mtspr SPRN_HID1,r4
  168. /* Store new HID1 image */
  169. CURRENT_THREAD_INFO(r6, r1)
  170. lwz r6,TI_CPU(r6)
  171. slwi r6,r6,2
  172. addis r6,r6,nap_save_hid1@ha
  173. stw r4,nap_save_hid1@l(r6)
  174. /* If switching to PLL0, enable HID0:BTIC */
  175. cmplwi cr0,r3,0
  176. bne 1f
  177. mfspr r5,SPRN_HID0
  178. ori r5,r5,HID0_BTIC
  179. sync
  180. mtspr SPRN_HID0,r5
  181. isync
  182. sync
  183. 1:
  184. /* Return */
  185. mtmsr r7
  186. blr
  187. _GLOBAL(low_choose_7447a_dfs)
  188. /* Clear MSR:EE */
  189. mfmsr r7
  190. rlwinm r0,r7,0,17,15
  191. mtmsr r0
  192. /* Calc new HID1 value */
  193. mfspr r4,SPRN_HID1
  194. insrwi r4,r3,1,9 /* insert parameter into bit 9 */
  195. sync
  196. mtspr SPRN_HID1,r4
  197. sync
  198. isync
  199. /* Return */
  200. mtmsr r7
  201. blr
  202. #endif /* CONFIG_CPU_FREQ_PMAC && CONFIG_6xx */
  203. /*
  204. * complement mask on the msr then "or" some values on.
  205. * _nmask_and_or_msr(nmask, value_to_or)
  206. */
  207. _GLOBAL(_nmask_and_or_msr)
  208. mfmsr r0 /* Get current msr */
  209. andc r0,r0,r3 /* And off the bits set in r3 (first parm) */
  210. or r0,r0,r4 /* Or on the bits in r4 (second parm) */
  211. SYNC /* Some chip revs have problems here... */
  212. mtmsr r0 /* Update machine state */
  213. isync
  214. blr /* Done */
  215. #ifdef CONFIG_40x
  216. /*
  217. * Do an IO access in real mode
  218. */
  219. _GLOBAL(real_readb)
  220. mfmsr r7
  221. ori r0,r7,MSR_DR
  222. xori r0,r0,MSR_DR
  223. sync
  224. mtmsr r0
  225. sync
  226. isync
  227. lbz r3,0(r3)
  228. sync
  229. mtmsr r7
  230. sync
  231. isync
  232. blr
  233. /*
  234. * Do an IO access in real mode
  235. */
  236. _GLOBAL(real_writeb)
  237. mfmsr r7
  238. ori r0,r7,MSR_DR
  239. xori r0,r0,MSR_DR
  240. sync
  241. mtmsr r0
  242. sync
  243. isync
  244. stb r3,0(r4)
  245. sync
  246. mtmsr r7
  247. sync
  248. isync
  249. blr
  250. #endif /* CONFIG_40x */
  251. /*
  252. * Flush instruction cache.
  253. * This is a no-op on the 601.
  254. */
  255. _GLOBAL(flush_instruction_cache)
  256. #if defined(CONFIG_8xx)
  257. isync
  258. lis r5, IDC_INVALL@h
  259. mtspr SPRN_IC_CST, r5
  260. #elif defined(CONFIG_4xx)
  261. #ifdef CONFIG_403GCX
  262. li r3, 512
  263. mtctr r3
  264. lis r4, KERNELBASE@h
  265. 1: iccci 0, r4
  266. addi r4, r4, 16
  267. bdnz 1b
  268. #else
  269. lis r3, KERNELBASE@h
  270. iccci 0,r3
  271. #endif
  272. #elif CONFIG_FSL_BOOKE
  273. BEGIN_FTR_SECTION
  274. mfspr r3,SPRN_L1CSR0
  275. ori r3,r3,L1CSR0_CFI|L1CSR0_CLFC
  276. /* msync; isync recommended here */
  277. mtspr SPRN_L1CSR0,r3
  278. isync
  279. blr
  280. END_FTR_SECTION_IFSET(CPU_FTR_UNIFIED_ID_CACHE)
  281. mfspr r3,SPRN_L1CSR1
  282. ori r3,r3,L1CSR1_ICFI|L1CSR1_ICLFR
  283. mtspr SPRN_L1CSR1,r3
  284. #else
  285. mfspr r3,SPRN_PVR
  286. rlwinm r3,r3,16,16,31
  287. cmpwi 0,r3,1
  288. beqlr /* for 601, do nothing */
  289. /* 603/604 processor - use invalidate-all bit in HID0 */
  290. mfspr r3,SPRN_HID0
  291. ori r3,r3,HID0_ICFI
  292. mtspr SPRN_HID0,r3
  293. #endif /* CONFIG_8xx/4xx */
  294. isync
  295. blr
  296. /*
  297. * Write any modified data cache blocks out to memory
  298. * and invalidate the corresponding instruction cache blocks.
  299. * This is a no-op on the 601.
  300. *
  301. * flush_icache_range(unsigned long start, unsigned long stop)
  302. */
  303. _KPROBE(__flush_icache_range)
  304. BEGIN_FTR_SECTION
  305. blr /* for 601, do nothing */
  306. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  307. li r5,L1_CACHE_BYTES-1
  308. andc r3,r3,r5
  309. subf r4,r3,r4
  310. add r4,r4,r5
  311. srwi. r4,r4,L1_CACHE_SHIFT
  312. beqlr
  313. mtctr r4
  314. mr r6,r3
  315. 1: dcbst 0,r3
  316. addi r3,r3,L1_CACHE_BYTES
  317. bdnz 1b
  318. sync /* wait for dcbst's to get to ram */
  319. #ifndef CONFIG_44x
  320. mtctr r4
  321. 2: icbi 0,r6
  322. addi r6,r6,L1_CACHE_BYTES
  323. bdnz 2b
  324. #else
  325. /* Flash invalidate on 44x because we are passed kmapped addresses and
  326. this doesn't work for userspace pages due to the virtually tagged
  327. icache. Sigh. */
  328. iccci 0, r0
  329. #endif
  330. sync /* additional sync needed on g4 */
  331. isync
  332. blr
  333. /*
  334. * Write any modified data cache blocks out to memory.
  335. * Does not invalidate the corresponding cache lines (especially for
  336. * any corresponding instruction cache).
  337. *
  338. * clean_dcache_range(unsigned long start, unsigned long stop)
  339. */
  340. _GLOBAL(clean_dcache_range)
  341. li r5,L1_CACHE_BYTES-1
  342. andc r3,r3,r5
  343. subf r4,r3,r4
  344. add r4,r4,r5
  345. srwi. r4,r4,L1_CACHE_SHIFT
  346. beqlr
  347. mtctr r4
  348. 1: dcbst 0,r3
  349. addi r3,r3,L1_CACHE_BYTES
  350. bdnz 1b
  351. sync /* wait for dcbst's to get to ram */
  352. blr
  353. /*
  354. * Write any modified data cache blocks out to memory and invalidate them.
  355. * Does not invalidate the corresponding instruction cache blocks.
  356. *
  357. * flush_dcache_range(unsigned long start, unsigned long stop)
  358. */
  359. _GLOBAL(flush_dcache_range)
  360. li r5,L1_CACHE_BYTES-1
  361. andc r3,r3,r5
  362. subf r4,r3,r4
  363. add r4,r4,r5
  364. srwi. r4,r4,L1_CACHE_SHIFT
  365. beqlr
  366. mtctr r4
  367. 1: dcbf 0,r3
  368. addi r3,r3,L1_CACHE_BYTES
  369. bdnz 1b
  370. sync /* wait for dcbst's to get to ram */
  371. blr
  372. /*
  373. * Like above, but invalidate the D-cache. This is used by the 8xx
  374. * to invalidate the cache so the PPC core doesn't get stale data
  375. * from the CPM (no cache snooping here :-).
  376. *
  377. * invalidate_dcache_range(unsigned long start, unsigned long stop)
  378. */
  379. _GLOBAL(invalidate_dcache_range)
  380. li r5,L1_CACHE_BYTES-1
  381. andc r3,r3,r5
  382. subf r4,r3,r4
  383. add r4,r4,r5
  384. srwi. r4,r4,L1_CACHE_SHIFT
  385. beqlr
  386. mtctr r4
  387. 1: dcbi 0,r3
  388. addi r3,r3,L1_CACHE_BYTES
  389. bdnz 1b
  390. sync /* wait for dcbi's to get to ram */
  391. blr
  392. /*
  393. * Flush a particular page from the data cache to RAM.
  394. * Note: this is necessary because the instruction cache does *not*
  395. * snoop from the data cache.
  396. * This is a no-op on the 601 which has a unified cache.
  397. *
  398. * void __flush_dcache_icache(void *page)
  399. */
  400. _GLOBAL(__flush_dcache_icache)
  401. BEGIN_FTR_SECTION
  402. blr
  403. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  404. rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
  405. li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
  406. mtctr r4
  407. mr r6,r3
  408. 0: dcbst 0,r3 /* Write line to ram */
  409. addi r3,r3,L1_CACHE_BYTES
  410. bdnz 0b
  411. sync
  412. #ifdef CONFIG_44x
  413. /* We don't flush the icache on 44x. Those have a virtual icache
  414. * and we don't have access to the virtual address here (it's
  415. * not the page vaddr but where it's mapped in user space). The
  416. * flushing of the icache on these is handled elsewhere, when
  417. * a change in the address space occurs, before returning to
  418. * user space
  419. */
  420. BEGIN_MMU_FTR_SECTION
  421. blr
  422. END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_44x)
  423. #endif /* CONFIG_44x */
  424. mtctr r4
  425. 1: icbi 0,r6
  426. addi r6,r6,L1_CACHE_BYTES
  427. bdnz 1b
  428. sync
  429. isync
  430. blr
  431. #ifndef CONFIG_BOOKE
  432. /*
  433. * Flush a particular page from the data cache to RAM, identified
  434. * by its physical address. We turn off the MMU so we can just use
  435. * the physical address (this may be a highmem page without a kernel
  436. * mapping).
  437. *
  438. * void __flush_dcache_icache_phys(unsigned long physaddr)
  439. */
  440. _GLOBAL(__flush_dcache_icache_phys)
  441. BEGIN_FTR_SECTION
  442. blr /* for 601, do nothing */
  443. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  444. mfmsr r10
  445. rlwinm r0,r10,0,28,26 /* clear DR */
  446. mtmsr r0
  447. isync
  448. rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
  449. li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
  450. mtctr r4
  451. mr r6,r3
  452. 0: dcbst 0,r3 /* Write line to ram */
  453. addi r3,r3,L1_CACHE_BYTES
  454. bdnz 0b
  455. sync
  456. mtctr r4
  457. 1: icbi 0,r6
  458. addi r6,r6,L1_CACHE_BYTES
  459. bdnz 1b
  460. sync
  461. mtmsr r10 /* restore DR */
  462. isync
  463. blr
  464. #endif /* CONFIG_BOOKE */
  465. /*
  466. * Clear pages using the dcbz instruction, which doesn't cause any
  467. * memory traffic (except to write out any cache lines which get
  468. * displaced). This only works on cacheable memory.
  469. *
  470. * void clear_pages(void *page, int order) ;
  471. */
  472. _GLOBAL(clear_pages)
  473. li r0,PAGE_SIZE/L1_CACHE_BYTES
  474. slw r0,r0,r4
  475. mtctr r0
  476. 1: dcbz 0,r3
  477. addi r3,r3,L1_CACHE_BYTES
  478. bdnz 1b
  479. blr
  480. /*
  481. * Copy a whole page. We use the dcbz instruction on the destination
  482. * to reduce memory traffic (it eliminates the unnecessary reads of
  483. * the destination into cache). This requires that the destination
  484. * is cacheable.
  485. */
  486. #define COPY_16_BYTES \
  487. lwz r6,4(r4); \
  488. lwz r7,8(r4); \
  489. lwz r8,12(r4); \
  490. lwzu r9,16(r4); \
  491. stw r6,4(r3); \
  492. stw r7,8(r3); \
  493. stw r8,12(r3); \
  494. stwu r9,16(r3)
  495. _GLOBAL(copy_page)
  496. addi r3,r3,-4
  497. addi r4,r4,-4
  498. li r5,4
  499. #if MAX_COPY_PREFETCH > 1
  500. li r0,MAX_COPY_PREFETCH
  501. li r11,4
  502. mtctr r0
  503. 11: dcbt r11,r4
  504. addi r11,r11,L1_CACHE_BYTES
  505. bdnz 11b
  506. #else /* MAX_COPY_PREFETCH == 1 */
  507. dcbt r5,r4
  508. li r11,L1_CACHE_BYTES+4
  509. #endif /* MAX_COPY_PREFETCH */
  510. li r0,PAGE_SIZE/L1_CACHE_BYTES - MAX_COPY_PREFETCH
  511. crclr 4*cr0+eq
  512. 2:
  513. mtctr r0
  514. 1:
  515. dcbt r11,r4
  516. dcbz r5,r3
  517. COPY_16_BYTES
  518. #if L1_CACHE_BYTES >= 32
  519. COPY_16_BYTES
  520. #if L1_CACHE_BYTES >= 64
  521. COPY_16_BYTES
  522. COPY_16_BYTES
  523. #if L1_CACHE_BYTES >= 128
  524. COPY_16_BYTES
  525. COPY_16_BYTES
  526. COPY_16_BYTES
  527. COPY_16_BYTES
  528. #endif
  529. #endif
  530. #endif
  531. bdnz 1b
  532. beqlr
  533. crnot 4*cr0+eq,4*cr0+eq
  534. li r0,MAX_COPY_PREFETCH
  535. li r11,4
  536. b 2b
  537. /*
  538. * void atomic_clear_mask(atomic_t mask, atomic_t *addr)
  539. * void atomic_set_mask(atomic_t mask, atomic_t *addr);
  540. */
  541. _GLOBAL(atomic_clear_mask)
  542. 10: lwarx r5,0,r4
  543. andc r5,r5,r3
  544. PPC405_ERR77(0,r4)
  545. stwcx. r5,0,r4
  546. bne- 10b
  547. blr
  548. _GLOBAL(atomic_set_mask)
  549. 10: lwarx r5,0,r4
  550. or r5,r5,r3
  551. PPC405_ERR77(0,r4)
  552. stwcx. r5,0,r4
  553. bne- 10b
  554. blr
  555. /*
  556. * Extended precision shifts.
  557. *
  558. * Updated to be valid for shift counts from 0 to 63 inclusive.
  559. * -- Gabriel
  560. *
  561. * R3/R4 has 64 bit value
  562. * R5 has shift count
  563. * result in R3/R4
  564. *
  565. * ashrdi3: arithmetic right shift (sign propagation)
  566. * lshrdi3: logical right shift
  567. * ashldi3: left shift
  568. */
  569. _GLOBAL(__ashrdi3)
  570. subfic r6,r5,32
  571. srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
  572. addi r7,r5,32 # could be xori, or addi with -32
  573. slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
  574. rlwinm r8,r7,0,32 # t3 = (count < 32) ? 32 : 0
  575. sraw r7,r3,r7 # t2 = MSW >> (count-32)
  576. or r4,r4,r6 # LSW |= t1
  577. slw r7,r7,r8 # t2 = (count < 32) ? 0 : t2
  578. sraw r3,r3,r5 # MSW = MSW >> count
  579. or r4,r4,r7 # LSW |= t2
  580. blr
  581. _GLOBAL(__ashldi3)
  582. subfic r6,r5,32
  583. slw r3,r3,r5 # MSW = count > 31 ? 0 : MSW << count
  584. addi r7,r5,32 # could be xori, or addi with -32
  585. srw r6,r4,r6 # t1 = count > 31 ? 0 : LSW >> (32-count)
  586. slw r7,r4,r7 # t2 = count < 32 ? 0 : LSW << (count-32)
  587. or r3,r3,r6 # MSW |= t1
  588. slw r4,r4,r5 # LSW = LSW << count
  589. or r3,r3,r7 # MSW |= t2
  590. blr
  591. _GLOBAL(__lshrdi3)
  592. subfic r6,r5,32
  593. srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
  594. addi r7,r5,32 # could be xori, or addi with -32
  595. slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
  596. srw r7,r3,r7 # t2 = count < 32 ? 0 : MSW >> (count-32)
  597. or r4,r4,r6 # LSW |= t1
  598. srw r3,r3,r5 # MSW = MSW >> count
  599. or r4,r4,r7 # LSW |= t2
  600. blr
  601. /*
  602. * 64-bit comparison: __ucmpdi2(u64 a, u64 b)
  603. * Returns 0 if a < b, 1 if a == b, 2 if a > b.
  604. */
  605. _GLOBAL(__ucmpdi2)
  606. cmplw r3,r5
  607. li r3,1
  608. bne 1f
  609. cmplw r4,r6
  610. beqlr
  611. 1: li r3,0
  612. bltlr
  613. li r3,2
  614. blr
  615. _GLOBAL(abs)
  616. srawi r4,r3,31
  617. xor r3,r3,r4
  618. sub r3,r3,r4
  619. blr
  620. #ifdef CONFIG_SMP
  621. _GLOBAL(start_secondary_resume)
  622. /* Reset stack */
  623. CURRENT_THREAD_INFO(r1, r1)
  624. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  625. li r3,0
  626. stw r3,0(r1) /* Zero the stack frame pointer */
  627. bl start_secondary
  628. b .
  629. #endif /* CONFIG_SMP */
  630. /*
  631. * This routine is just here to keep GCC happy - sigh...
  632. */
  633. _GLOBAL(__main)
  634. blr
  635. #ifdef CONFIG_KEXEC
  636. /*
  637. * Must be relocatable PIC code callable as a C function.
  638. */
  639. .globl relocate_new_kernel
  640. relocate_new_kernel:
  641. /* r3 = page_list */
  642. /* r4 = reboot_code_buffer */
  643. /* r5 = start_address */
  644. #ifdef CONFIG_FSL_BOOKE
  645. mr r29, r3
  646. mr r30, r4
  647. mr r31, r5
  648. #define ENTRY_MAPPING_KEXEC_SETUP
  649. #include "fsl_booke_entry_mapping.S"
  650. #undef ENTRY_MAPPING_KEXEC_SETUP
  651. mr r3, r29
  652. mr r4, r30
  653. mr r5, r31
  654. li r0, 0
  655. #elif defined(CONFIG_44x)
  656. /* Save our parameters */
  657. mr r29, r3
  658. mr r30, r4
  659. mr r31, r5
  660. #ifdef CONFIG_PPC_47x
  661. /* Check for 47x cores */
  662. mfspr r3,SPRN_PVR
  663. srwi r3,r3,16
  664. cmplwi cr0,r3,PVR_476@h
  665. beq setup_map_47x
  666. cmplwi cr0,r3,PVR_476_ISS@h
  667. beq setup_map_47x
  668. #endif /* CONFIG_PPC_47x */
  669. /*
  670. * Code for setting up 1:1 mapping for PPC440x for KEXEC
  671. *
  672. * We cannot switch off the MMU on PPC44x.
  673. * So we:
  674. * 1) Invalidate all the mappings except the one we are running from.
  675. * 2) Create a tmp mapping for our code in the other address space(TS) and
  676. * jump to it. Invalidate the entry we started in.
  677. * 3) Create a 1:1 mapping for 0-2GiB in chunks of 256M in original TS.
  678. * 4) Jump to the 1:1 mapping in original TS.
  679. * 5) Invalidate the tmp mapping.
  680. *
  681. * - Based on the kexec support code for FSL BookE
  682. *
  683. */
  684. /*
  685. * Load the PID with kernel PID (0).
  686. * Also load our MSR_IS and TID to MMUCR for TLB search.
  687. */
  688. li r3, 0
  689. mtspr SPRN_PID, r3
  690. mfmsr r4
  691. andi. r4,r4,MSR_IS@l
  692. beq wmmucr
  693. oris r3,r3,PPC44x_MMUCR_STS@h
  694. wmmucr:
  695. mtspr SPRN_MMUCR,r3
  696. sync
  697. /*
  698. * Invalidate all the TLB entries except the current entry
  699. * where we are running from
  700. */
  701. bl 0f /* Find our address */
  702. 0: mflr r5 /* Make it accessible */
  703. tlbsx r23,0,r5 /* Find entry we are in */
  704. li r4,0 /* Start at TLB entry 0 */
  705. li r3,0 /* Set PAGEID inval value */
  706. 1: cmpw r23,r4 /* Is this our entry? */
  707. beq skip /* If so, skip the inval */
  708. tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */
  709. skip:
  710. addi r4,r4,1 /* Increment */
  711. cmpwi r4,64 /* Are we done? */
  712. bne 1b /* If not, repeat */
  713. isync
  714. /* Create a temp mapping and jump to it */
  715. andi. r6, r23, 1 /* Find the index to use */
  716. addi r24, r6, 1 /* r24 will contain 1 or 2 */
  717. mfmsr r9 /* get the MSR */
  718. rlwinm r5, r9, 27, 31, 31 /* Extract the MSR[IS] */
  719. xori r7, r5, 1 /* Use the other address space */
  720. /* Read the current mapping entries */
  721. tlbre r3, r23, PPC44x_TLB_PAGEID
  722. tlbre r4, r23, PPC44x_TLB_XLAT
  723. tlbre r5, r23, PPC44x_TLB_ATTRIB
  724. /* Save our current XLAT entry */
  725. mr r25, r4
  726. /* Extract the TLB PageSize */
  727. li r10, 1 /* r10 will hold PageSize */
  728. rlwinm r11, r3, 0, 24, 27 /* bits 24-27 */
  729. /* XXX: As of now we use 256M, 4K pages */
  730. cmpwi r11, PPC44x_TLB_256M
  731. bne tlb_4k
  732. rotlwi r10, r10, 28 /* r10 = 256M */
  733. b write_out
  734. tlb_4k:
  735. cmpwi r11, PPC44x_TLB_4K
  736. bne default
  737. rotlwi r10, r10, 12 /* r10 = 4K */
  738. b write_out
  739. default:
  740. rotlwi r10, r10, 10 /* r10 = 1K */
  741. write_out:
  742. /*
  743. * Write out the tmp 1:1 mapping for this code in other address space
  744. * Fixup EPN = RPN , TS=other address space
  745. */
  746. insrwi r3, r7, 1, 23 /* Bit 23 is TS for PAGEID field */
  747. /* Write out the tmp mapping entries */
  748. tlbwe r3, r24, PPC44x_TLB_PAGEID
  749. tlbwe r4, r24, PPC44x_TLB_XLAT
  750. tlbwe r5, r24, PPC44x_TLB_ATTRIB
  751. subi r11, r10, 1 /* PageOffset Mask = PageSize - 1 */
  752. not r10, r11 /* Mask for PageNum */
  753. /* Switch to other address space in MSR */
  754. insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
  755. bl 1f
  756. 1: mflr r8
  757. addi r8, r8, (2f-1b) /* Find the target offset */
  758. /* Jump to the tmp mapping */
  759. mtspr SPRN_SRR0, r8
  760. mtspr SPRN_SRR1, r9
  761. rfi
  762. 2:
  763. /* Invalidate the entry we were executing from */
  764. li r3, 0
  765. tlbwe r3, r23, PPC44x_TLB_PAGEID
  766. /* attribute fields. rwx for SUPERVISOR mode */
  767. li r5, 0
  768. ori r5, r5, (PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
  769. /* Create 1:1 mapping in 256M pages */
  770. xori r7, r7, 1 /* Revert back to Original TS */
  771. li r8, 0 /* PageNumber */
  772. li r6, 3 /* TLB Index, start at 3 */
  773. next_tlb:
  774. rotlwi r3, r8, 28 /* Create EPN (bits 0-3) */
  775. mr r4, r3 /* RPN = EPN */
  776. ori r3, r3, (PPC44x_TLB_VALID | PPC44x_TLB_256M) /* SIZE = 256M, Valid */
  777. insrwi r3, r7, 1, 23 /* Set TS from r7 */
  778. tlbwe r3, r6, PPC44x_TLB_PAGEID /* PageID field : EPN, V, SIZE */
  779. tlbwe r4, r6, PPC44x_TLB_XLAT /* Address translation : RPN */
  780. tlbwe r5, r6, PPC44x_TLB_ATTRIB /* Attributes */
  781. addi r8, r8, 1 /* Increment PN */
  782. addi r6, r6, 1 /* Increment TLB Index */
  783. cmpwi r8, 8 /* Are we done ? */
  784. bne next_tlb
  785. isync
  786. /* Jump to the new mapping 1:1 */
  787. li r9,0
  788. insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
  789. bl 1f
  790. 1: mflr r8
  791. and r8, r8, r11 /* Get our offset within page */
  792. addi r8, r8, (2f-1b)
  793. and r5, r25, r10 /* Get our target PageNum */
  794. or r8, r8, r5 /* Target jump address */
  795. mtspr SPRN_SRR0, r8
  796. mtspr SPRN_SRR1, r9
  797. rfi
  798. 2:
  799. /* Invalidate the tmp entry we used */
  800. li r3, 0
  801. tlbwe r3, r24, PPC44x_TLB_PAGEID
  802. sync
  803. b ppc44x_map_done
  804. #ifdef CONFIG_PPC_47x
  805. /* 1:1 mapping for 47x */
  806. setup_map_47x:
  807. /*
  808. * Load the kernel pid (0) to PID and also to MMUCR[TID].
  809. * Also set the MSR IS->MMUCR STS
  810. */
  811. li r3, 0
  812. mtspr SPRN_PID, r3 /* Set PID */
  813. mfmsr r4 /* Get MSR */
  814. andi. r4, r4, MSR_IS@l /* TS=1? */
  815. beq 1f /* If not, leave STS=0 */
  816. oris r3, r3, PPC47x_MMUCR_STS@h /* Set STS=1 */
  817. 1: mtspr SPRN_MMUCR, r3 /* Put MMUCR */
  818. sync
  819. /* Find the entry we are running from */
  820. bl 2f
  821. 2: mflr r23
  822. tlbsx r23, 0, r23
  823. tlbre r24, r23, 0 /* TLB Word 0 */
  824. tlbre r25, r23, 1 /* TLB Word 1 */
  825. tlbre r26, r23, 2 /* TLB Word 2 */
  826. /*
  827. * Invalidates all the tlb entries by writing to 256 RPNs(r4)
  828. * of 4k page size in all 4 ways (0-3 in r3).
  829. * This would invalidate the entire UTLB including the one we are
  830. * running from. However the shadow TLB entries would help us
  831. * to continue the execution, until we flush them (rfi/isync).
  832. */
  833. addis r3, 0, 0x8000 /* specify the way */
  834. addi r4, 0, 0 /* TLB Word0 = (EPN=0, VALID = 0) */
  835. addi r5, 0, 0
  836. b clear_utlb_entry
  837. /* Align the loop to speed things up. from head_44x.S */
  838. .align 6
  839. clear_utlb_entry:
  840. tlbwe r4, r3, 0
  841. tlbwe r5, r3, 1
  842. tlbwe r5, r3, 2
  843. addis r3, r3, 0x2000 /* Increment the way */
  844. cmpwi r3, 0
  845. bne clear_utlb_entry
  846. addis r3, 0, 0x8000
  847. addis r4, r4, 0x100 /* Increment the EPN */
  848. cmpwi r4, 0
  849. bne clear_utlb_entry
  850. /* Create the entries in the other address space */
  851. mfmsr r5
  852. rlwinm r7, r5, 27, 31, 31 /* Get the TS (Bit 26) from MSR */
  853. xori r7, r7, 1 /* r7 = !TS */
  854. insrwi r24, r7, 1, 21 /* Change the TS in the saved TLB word 0 */
  855. /*
  856. * write out the TLB entries for the tmp mapping
  857. * Use way '0' so that we could easily invalidate it later.
  858. */
  859. lis r3, 0x8000 /* Way '0' */
  860. tlbwe r24, r3, 0
  861. tlbwe r25, r3, 1
  862. tlbwe r26, r3, 2
  863. /* Update the msr to the new TS */
  864. insrwi r5, r7, 1, 26
  865. bl 1f
  866. 1: mflr r6
  867. addi r6, r6, (2f-1b)
  868. mtspr SPRN_SRR0, r6
  869. mtspr SPRN_SRR1, r5
  870. rfi
  871. /*
  872. * Now we are in the tmp address space.
  873. * Create a 1:1 mapping for 0-2GiB in the original TS.
  874. */
  875. 2:
  876. li r3, 0
  877. li r4, 0 /* TLB Word 0 */
  878. li r5, 0 /* TLB Word 1 */
  879. li r6, 0
  880. ori r6, r6, PPC47x_TLB2_S_RWX /* TLB word 2 */
  881. li r8, 0 /* PageIndex */
  882. xori r7, r7, 1 /* revert back to original TS */
  883. write_utlb:
  884. rotlwi r5, r8, 28 /* RPN = PageIndex * 256M */
  885. /* ERPN = 0 as we don't use memory above 2G */
  886. mr r4, r5 /* EPN = RPN */
  887. ori r4, r4, (PPC47x_TLB0_VALID | PPC47x_TLB0_256M)
  888. insrwi r4, r7, 1, 21 /* Insert the TS to Word 0 */
  889. tlbwe r4, r3, 0 /* Write out the entries */
  890. tlbwe r5, r3, 1
  891. tlbwe r6, r3, 2
  892. addi r8, r8, 1
  893. cmpwi r8, 8 /* Have we completed ? */
  894. bne write_utlb
  895. /* make sure we complete the TLB write up */
  896. isync
  897. /*
  898. * Prepare to jump to the 1:1 mapping.
  899. * 1) Extract page size of the tmp mapping
  900. * DSIZ = TLB_Word0[22:27]
  901. * 2) Calculate the physical address of the address
  902. * to jump to.
  903. */
  904. rlwinm r10, r24, 0, 22, 27
  905. cmpwi r10, PPC47x_TLB0_4K
  906. bne 0f
  907. li r10, 0x1000 /* r10 = 4k */
  908. bl 1f
  909. 0:
  910. /* Defaults to 256M */
  911. lis r10, 0x1000
  912. bl 1f
  913. 1: mflr r4
  914. addi r4, r4, (2f-1b) /* virtual address of 2f */
  915. subi r11, r10, 1 /* offsetmask = Pagesize - 1 */
  916. not r10, r11 /* Pagemask = ~(offsetmask) */
  917. and r5, r25, r10 /* Physical page */
  918. and r6, r4, r11 /* offset within the current page */
  919. or r5, r5, r6 /* Physical address for 2f */
  920. /* Switch the TS in MSR to the original one */
  921. mfmsr r8
  922. insrwi r8, r7, 1, 26
  923. mtspr SPRN_SRR1, r8
  924. mtspr SPRN_SRR0, r5
  925. rfi
  926. 2:
  927. /* Invalidate the tmp mapping */
  928. lis r3, 0x8000 /* Way '0' */
  929. clrrwi r24, r24, 12 /* Clear the valid bit */
  930. tlbwe r24, r3, 0
  931. tlbwe r25, r3, 1
  932. tlbwe r26, r3, 2
  933. /* Make sure we complete the TLB write and flush the shadow TLB */
  934. isync
  935. #endif
  936. ppc44x_map_done:
  937. /* Restore the parameters */
  938. mr r3, r29
  939. mr r4, r30
  940. mr r5, r31
  941. li r0, 0
  942. #else
  943. li r0, 0
  944. /*
  945. * Set Machine Status Register to a known status,
  946. * switch the MMU off and jump to 1: in a single step.
  947. */
  948. mr r8, r0
  949. ori r8, r8, MSR_RI|MSR_ME
  950. mtspr SPRN_SRR1, r8
  951. addi r8, r4, 1f - relocate_new_kernel
  952. mtspr SPRN_SRR0, r8
  953. sync
  954. rfi
  955. 1:
  956. #endif
  957. /* from this point address translation is turned off */
  958. /* and interrupts are disabled */
  959. /* set a new stack at the bottom of our page... */
  960. /* (not really needed now) */
  961. addi r1, r4, KEXEC_CONTROL_PAGE_SIZE - 8 /* for LR Save+Back Chain */
  962. stw r0, 0(r1)
  963. /* Do the copies */
  964. li r6, 0 /* checksum */
  965. mr r0, r3
  966. b 1f
  967. 0: /* top, read another word for the indirection page */
  968. lwzu r0, 4(r3)
  969. 1:
  970. /* is it a destination page? (r8) */
  971. rlwinm. r7, r0, 0, 31, 31 /* IND_DESTINATION (1<<0) */
  972. beq 2f
  973. rlwinm r8, r0, 0, 0, 19 /* clear kexec flags, page align */
  974. b 0b
  975. 2: /* is it an indirection page? (r3) */
  976. rlwinm. r7, r0, 0, 30, 30 /* IND_INDIRECTION (1<<1) */
  977. beq 2f
  978. rlwinm r3, r0, 0, 0, 19 /* clear kexec flags, page align */
  979. subi r3, r3, 4
  980. b 0b
  981. 2: /* are we done? */
  982. rlwinm. r7, r0, 0, 29, 29 /* IND_DONE (1<<2) */
  983. beq 2f
  984. b 3f
  985. 2: /* is it a source page? (r9) */
  986. rlwinm. r7, r0, 0, 28, 28 /* IND_SOURCE (1<<3) */
  987. beq 0b
  988. rlwinm r9, r0, 0, 0, 19 /* clear kexec flags, page align */
  989. li r7, PAGE_SIZE / 4
  990. mtctr r7
  991. subi r9, r9, 4
  992. subi r8, r8, 4
  993. 9:
  994. lwzu r0, 4(r9) /* do the copy */
  995. xor r6, r6, r0
  996. stwu r0, 4(r8)
  997. dcbst 0, r8
  998. sync
  999. icbi 0, r8
  1000. bdnz 9b
  1001. addi r9, r9, 4
  1002. addi r8, r8, 4
  1003. b 0b
  1004. 3:
  1005. /* To be certain of avoiding problems with self-modifying code
  1006. * execute a serializing instruction here.
  1007. */
  1008. isync
  1009. sync
  1010. mfspr r3, SPRN_PIR /* current core we are running on */
  1011. mr r4, r5 /* load physical address of chunk called */
  1012. /* jump to the entry point, usually the setup routine */
  1013. mtlr r5
  1014. blrl
  1015. 1: b 1b
  1016. relocate_new_kernel_end:
  1017. .globl relocate_new_kernel_size
  1018. relocate_new_kernel_size:
  1019. .long relocate_new_kernel_end - relocate_new_kernel
  1020. #endif