hw_breakpoint.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
  3. * using the CPU's debug registers. Derived from
  4. * "arch/x86/kernel/hw_breakpoint.c"
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. * Copyright 2010 IBM Corporation
  21. * Author: K.Prasad <prasad@linux.vnet.ibm.com>
  22. *
  23. */
  24. #include <linux/hw_breakpoint.h>
  25. #include <linux/notifier.h>
  26. #include <linux/kprobes.h>
  27. #include <linux/percpu.h>
  28. #include <linux/kernel.h>
  29. #include <linux/sched.h>
  30. #include <linux/init.h>
  31. #include <linux/smp.h>
  32. #include <asm/hw_breakpoint.h>
  33. #include <asm/processor.h>
  34. #include <asm/sstep.h>
  35. #include <asm/uaccess.h>
  36. /*
  37. * Stores the breakpoints currently in use on each breakpoint address
  38. * register for every cpu
  39. */
  40. static DEFINE_PER_CPU(struct perf_event *, bp_per_reg);
  41. /*
  42. * Returns total number of data or instruction breakpoints available.
  43. */
  44. int hw_breakpoint_slots(int type)
  45. {
  46. if (type == TYPE_DATA)
  47. return HBP_NUM;
  48. return 0; /* no instruction breakpoints available */
  49. }
  50. /*
  51. * Install a perf counter breakpoint.
  52. *
  53. * We seek a free debug address register and use it for this
  54. * breakpoint.
  55. *
  56. * Atomic: we hold the counter->ctx->lock and we only handle variables
  57. * and registers local to this cpu.
  58. */
  59. int arch_install_hw_breakpoint(struct perf_event *bp)
  60. {
  61. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  62. struct perf_event **slot = &__get_cpu_var(bp_per_reg);
  63. *slot = bp;
  64. /*
  65. * Do not install DABR values if the instruction must be single-stepped.
  66. * If so, DABR will be populated in single_step_dabr_instruction().
  67. */
  68. if (current->thread.last_hit_ubp != bp)
  69. set_breakpoint(info);
  70. return 0;
  71. }
  72. /*
  73. * Uninstall the breakpoint contained in the given counter.
  74. *
  75. * First we search the debug address register it uses and then we disable
  76. * it.
  77. *
  78. * Atomic: we hold the counter->ctx->lock and we only handle variables
  79. * and registers local to this cpu.
  80. */
  81. void arch_uninstall_hw_breakpoint(struct perf_event *bp)
  82. {
  83. struct perf_event **slot = &__get_cpu_var(bp_per_reg);
  84. if (*slot != bp) {
  85. WARN_ONCE(1, "Can't find the breakpoint");
  86. return;
  87. }
  88. *slot = NULL;
  89. hw_breakpoint_disable();
  90. }
  91. /*
  92. * Perform cleanup of arch-specific counters during unregistration
  93. * of the perf-event
  94. */
  95. void arch_unregister_hw_breakpoint(struct perf_event *bp)
  96. {
  97. /*
  98. * If the breakpoint is unregistered between a hw_breakpoint_handler()
  99. * and the single_step_dabr_instruction(), then cleanup the breakpoint
  100. * restoration variables to prevent dangling pointers.
  101. */
  102. if (bp->ctx && bp->ctx->task)
  103. bp->ctx->task->thread.last_hit_ubp = NULL;
  104. }
  105. /*
  106. * Check for virtual address in kernel space.
  107. */
  108. int arch_check_bp_in_kernelspace(struct perf_event *bp)
  109. {
  110. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  111. return is_kernel_addr(info->address);
  112. }
  113. int arch_bp_generic_fields(int type, int *gen_bp_type)
  114. {
  115. *gen_bp_type = 0;
  116. if (type & HW_BRK_TYPE_READ)
  117. *gen_bp_type |= HW_BREAKPOINT_R;
  118. if (type & HW_BRK_TYPE_WRITE)
  119. *gen_bp_type |= HW_BREAKPOINT_W;
  120. if (*gen_bp_type == 0)
  121. return -EINVAL;
  122. return 0;
  123. }
  124. /*
  125. * Validate the arch-specific HW Breakpoint register settings
  126. */
  127. int arch_validate_hwbkpt_settings(struct perf_event *bp)
  128. {
  129. int ret = -EINVAL, length_max;
  130. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  131. if (!bp)
  132. return ret;
  133. info->type = HW_BRK_TYPE_TRANSLATE;
  134. if (bp->attr.bp_type & HW_BREAKPOINT_R)
  135. info->type |= HW_BRK_TYPE_READ;
  136. if (bp->attr.bp_type & HW_BREAKPOINT_W)
  137. info->type |= HW_BRK_TYPE_WRITE;
  138. if (info->type == HW_BRK_TYPE_TRANSLATE)
  139. /* must set alteast read or write */
  140. return ret;
  141. if (!(bp->attr.exclude_user))
  142. info->type |= HW_BRK_TYPE_USER;
  143. if (!(bp->attr.exclude_kernel))
  144. info->type |= HW_BRK_TYPE_KERNEL;
  145. if (!(bp->attr.exclude_hv))
  146. info->type |= HW_BRK_TYPE_HYP;
  147. info->address = bp->attr.bp_addr;
  148. info->len = bp->attr.bp_len;
  149. /*
  150. * Since breakpoint length can be a maximum of HW_BREAKPOINT_LEN(8)
  151. * and breakpoint addresses are aligned to nearest double-word
  152. * HW_BREAKPOINT_ALIGN by rounding off to the lower address, the
  153. * 'symbolsize' should satisfy the check below.
  154. */
  155. length_max = 8; /* DABR */
  156. if (cpu_has_feature(CPU_FTR_DAWR)) {
  157. length_max = 512 ; /* 64 doublewords */
  158. /* DAWR region can't cross 512 boundary */
  159. if ((bp->attr.bp_addr >> 10) !=
  160. ((bp->attr.bp_addr + bp->attr.bp_len) >> 10))
  161. return -EINVAL;
  162. }
  163. if (info->len >
  164. (length_max - (info->address & HW_BREAKPOINT_ALIGN)))
  165. return -EINVAL;
  166. return 0;
  167. }
  168. /*
  169. * Restores the breakpoint on the debug registers.
  170. * Invoke this function if it is known that the execution context is
  171. * about to change to cause loss of MSR_SE settings.
  172. */
  173. void thread_change_pc(struct task_struct *tsk, struct pt_regs *regs)
  174. {
  175. struct arch_hw_breakpoint *info;
  176. if (likely(!tsk->thread.last_hit_ubp))
  177. return;
  178. info = counter_arch_bp(tsk->thread.last_hit_ubp);
  179. regs->msr &= ~MSR_SE;
  180. set_breakpoint(info);
  181. tsk->thread.last_hit_ubp = NULL;
  182. }
  183. /*
  184. * Handle debug exception notifications.
  185. */
  186. int __kprobes hw_breakpoint_handler(struct die_args *args)
  187. {
  188. int rc = NOTIFY_STOP;
  189. struct perf_event *bp;
  190. struct pt_regs *regs = args->regs;
  191. int stepped = 1;
  192. struct arch_hw_breakpoint *info;
  193. unsigned int instr;
  194. unsigned long dar = regs->dar;
  195. /* Disable breakpoints during exception handling */
  196. hw_breakpoint_disable();
  197. /*
  198. * The counter may be concurrently released but that can only
  199. * occur from a call_rcu() path. We can then safely fetch
  200. * the breakpoint, use its callback, touch its counter
  201. * while we are in an rcu_read_lock() path.
  202. */
  203. rcu_read_lock();
  204. bp = __get_cpu_var(bp_per_reg);
  205. if (!bp)
  206. goto out;
  207. info = counter_arch_bp(bp);
  208. /*
  209. * Return early after invoking user-callback function without restoring
  210. * DABR if the breakpoint is from ptrace which always operates in
  211. * one-shot mode. The ptrace-ed process will receive the SIGTRAP signal
  212. * generated in do_dabr().
  213. */
  214. if (bp->overflow_handler == ptrace_triggered) {
  215. perf_bp_event(bp, regs);
  216. rc = NOTIFY_DONE;
  217. goto out;
  218. }
  219. /*
  220. * Verify if dar lies within the address range occupied by the symbol
  221. * being watched to filter extraneous exceptions. If it doesn't,
  222. * we still need to single-step the instruction, but we don't
  223. * generate an event.
  224. */
  225. if (!((bp->attr.bp_addr <= dar) &&
  226. (dar - bp->attr.bp_addr < bp->attr.bp_len)))
  227. info->type |= HW_BRK_TYPE_EXTRANEOUS_IRQ;
  228. /* Do not emulate user-space instructions, instead single-step them */
  229. if (user_mode(regs)) {
  230. current->thread.last_hit_ubp = bp;
  231. regs->msr |= MSR_SE;
  232. goto out;
  233. }
  234. stepped = 0;
  235. instr = 0;
  236. if (!__get_user_inatomic(instr, (unsigned int *) regs->nip))
  237. stepped = emulate_step(regs, instr);
  238. /*
  239. * emulate_step() could not execute it. We've failed in reliably
  240. * handling the hw-breakpoint. Unregister it and throw a warning
  241. * message to let the user know about it.
  242. */
  243. if (!stepped) {
  244. WARN(1, "Unable to handle hardware breakpoint. Breakpoint at "
  245. "0x%lx will be disabled.", info->address);
  246. perf_event_disable(bp);
  247. goto out;
  248. }
  249. /*
  250. * As a policy, the callback is invoked in a 'trigger-after-execute'
  251. * fashion
  252. */
  253. if (!(info->type & HW_BRK_TYPE_EXTRANEOUS_IRQ))
  254. perf_bp_event(bp, regs);
  255. set_breakpoint(info);
  256. out:
  257. rcu_read_unlock();
  258. return rc;
  259. }
  260. /*
  261. * Handle single-step exceptions following a DABR hit.
  262. */
  263. int __kprobes single_step_dabr_instruction(struct die_args *args)
  264. {
  265. struct pt_regs *regs = args->regs;
  266. struct perf_event *bp = NULL;
  267. struct arch_hw_breakpoint *info;
  268. bp = current->thread.last_hit_ubp;
  269. /*
  270. * Check if we are single-stepping as a result of a
  271. * previous HW Breakpoint exception
  272. */
  273. if (!bp)
  274. return NOTIFY_DONE;
  275. info = counter_arch_bp(bp);
  276. /*
  277. * We shall invoke the user-defined callback function in the single
  278. * stepping handler to confirm to 'trigger-after-execute' semantics
  279. */
  280. if (!(info->type & HW_BRK_TYPE_EXTRANEOUS_IRQ))
  281. perf_bp_event(bp, regs);
  282. set_breakpoint(info);
  283. current->thread.last_hit_ubp = NULL;
  284. /*
  285. * If the process was being single-stepped by ptrace, let the
  286. * other single-step actions occur (e.g. generate SIGTRAP).
  287. */
  288. if (test_thread_flag(TIF_SINGLESTEP))
  289. return NOTIFY_DONE;
  290. return NOTIFY_STOP;
  291. }
  292. /*
  293. * Handle debug exception notifications.
  294. */
  295. int __kprobes hw_breakpoint_exceptions_notify(
  296. struct notifier_block *unused, unsigned long val, void *data)
  297. {
  298. int ret = NOTIFY_DONE;
  299. switch (val) {
  300. case DIE_DABR_MATCH:
  301. ret = hw_breakpoint_handler(data);
  302. break;
  303. case DIE_SSTEP:
  304. ret = single_step_dabr_instruction(data);
  305. break;
  306. }
  307. return ret;
  308. }
  309. /*
  310. * Release the user breakpoints used by ptrace
  311. */
  312. void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
  313. {
  314. struct thread_struct *t = &tsk->thread;
  315. unregister_hw_breakpoint(t->ptrace_bps[0]);
  316. t->ptrace_bps[0] = NULL;
  317. }
  318. void hw_breakpoint_pmu_read(struct perf_event *bp)
  319. {
  320. /* TODO */
  321. }