exceptions-64s.S 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /*
  2. * This file contains the 64-bit "server" PowerPC variant
  3. * of the low level exception handling including exception
  4. * vectors, exception return, part of the slb and stab
  5. * handling and other fixed offset specific things.
  6. *
  7. * This file is meant to be #included from head_64.S due to
  8. * position dependent assembly.
  9. *
  10. * Most of this originates from head_64.S and thus has the same
  11. * copyright history.
  12. *
  13. */
  14. #include <asm/hw_irq.h>
  15. #include <asm/exception-64s.h>
  16. #include <asm/ptrace.h>
  17. /*
  18. * We layout physical memory as follows:
  19. * 0x0000 - 0x00ff : Secondary processor spin code
  20. * 0x0100 - 0x17ff : pSeries Interrupt prologs
  21. * 0x1800 - 0x4000 : interrupt support common interrupt prologs
  22. * 0x4000 - 0x5fff : pSeries interrupts with IR=1,DR=1
  23. * 0x6000 - 0x6fff : more interrupt support including for IR=1,DR=1
  24. * 0x7000 - 0x7fff : FWNMI data area
  25. * 0x8000 - 0x8fff : Initial (CPU0) segment table
  26. * 0x9000 - : Early init and support code
  27. */
  28. /* Syscall routine is used twice, in reloc-off and reloc-on paths */
  29. #define SYSCALL_PSERIES_1 \
  30. BEGIN_FTR_SECTION \
  31. cmpdi r0,0x1ebe ; \
  32. beq- 1f ; \
  33. END_FTR_SECTION_IFSET(CPU_FTR_REAL_LE) \
  34. mr r9,r13 ; \
  35. GET_PACA(r13) ; \
  36. mfspr r11,SPRN_SRR0 ; \
  37. 0:
  38. #define SYSCALL_PSERIES_2_RFID \
  39. mfspr r12,SPRN_SRR1 ; \
  40. ld r10,PACAKBASE(r13) ; \
  41. LOAD_HANDLER(r10, system_call_entry) ; \
  42. mtspr SPRN_SRR0,r10 ; \
  43. ld r10,PACAKMSR(r13) ; \
  44. mtspr SPRN_SRR1,r10 ; \
  45. rfid ; \
  46. b . ; /* prevent speculative execution */
  47. #define SYSCALL_PSERIES_3 \
  48. /* Fast LE/BE switch system call */ \
  49. 1: mfspr r12,SPRN_SRR1 ; \
  50. xori r12,r12,MSR_LE ; \
  51. mtspr SPRN_SRR1,r12 ; \
  52. rfid ; /* return to userspace */ \
  53. b . ; \
  54. 2: mfspr r12,SPRN_SRR1 ; \
  55. andi. r12,r12,MSR_PR ; \
  56. bne 0b ; \
  57. mtspr SPRN_SRR0,r3 ; \
  58. mtspr SPRN_SRR1,r4 ; \
  59. mtspr SPRN_SDR1,r5 ; \
  60. rfid ; \
  61. b . ; /* prevent speculative execution */
  62. #if defined(CONFIG_RELOCATABLE)
  63. /*
  64. * We can't branch directly; in the direct case we use LR
  65. * and system_call_entry restores LR. (We thus need to move
  66. * LR to r10 in the RFID case too.)
  67. */
  68. #define SYSCALL_PSERIES_2_DIRECT \
  69. mflr r10 ; \
  70. ld r12,PACAKBASE(r13) ; \
  71. LOAD_HANDLER(r12, system_call_entry_direct) ; \
  72. mtctr r12 ; \
  73. mfspr r12,SPRN_SRR1 ; \
  74. /* Re-use of r13... No spare regs to do this */ \
  75. li r13,MSR_RI ; \
  76. mtmsrd r13,1 ; \
  77. GET_PACA(r13) ; /* get r13 back */ \
  78. bctr ;
  79. #else
  80. /* We can branch directly */
  81. #define SYSCALL_PSERIES_2_DIRECT \
  82. mfspr r12,SPRN_SRR1 ; \
  83. li r10,MSR_RI ; \
  84. mtmsrd r10,1 ; /* Set RI (EE=0) */ \
  85. b system_call_entry_direct ;
  86. #endif
  87. /*
  88. * This is the start of the interrupt handlers for pSeries
  89. * This code runs with relocation off.
  90. * Code from here to __end_interrupts gets copied down to real
  91. * address 0x100 when we are running a relocatable kernel.
  92. * Therefore any relative branches in this section must only
  93. * branch to labels in this section.
  94. */
  95. . = 0x100
  96. .globl __start_interrupts
  97. __start_interrupts:
  98. .globl system_reset_pSeries;
  99. system_reset_pSeries:
  100. HMT_MEDIUM_PPR_DISCARD
  101. SET_SCRATCH0(r13)
  102. #ifdef CONFIG_PPC_P7_NAP
  103. BEGIN_FTR_SECTION
  104. /* Running native on arch 2.06 or later, check if we are
  105. * waking up from nap. We only handle no state loss and
  106. * supervisor state loss. We do -not- handle hypervisor
  107. * state loss at this time.
  108. */
  109. mfspr r13,SPRN_SRR1
  110. rlwinm. r13,r13,47-31,30,31
  111. beq 9f
  112. /* waking up from powersave (nap) state */
  113. cmpwi cr1,r13,2
  114. /* Total loss of HV state is fatal, we could try to use the
  115. * PIR to locate a PACA, then use an emergency stack etc...
  116. * but for now, let's just stay stuck here
  117. */
  118. bgt cr1,.
  119. GET_PACA(r13)
  120. #ifdef CONFIG_KVM_BOOK3S_64_HV
  121. li r0,KVM_HWTHREAD_IN_KERNEL
  122. stb r0,HSTATE_HWTHREAD_STATE(r13)
  123. /* Order setting hwthread_state vs. testing hwthread_req */
  124. sync
  125. lbz r0,HSTATE_HWTHREAD_REQ(r13)
  126. cmpwi r0,0
  127. beq 1f
  128. b kvm_start_guest
  129. 1:
  130. #endif
  131. beq cr1,2f
  132. b .power7_wakeup_noloss
  133. 2: b .power7_wakeup_loss
  134. 9:
  135. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
  136. #endif /* CONFIG_PPC_P7_NAP */
  137. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
  138. NOTEST, 0x100)
  139. . = 0x200
  140. machine_check_pSeries_1:
  141. /* This is moved out of line as it can be patched by FW, but
  142. * some code path might still want to branch into the original
  143. * vector
  144. */
  145. HMT_MEDIUM_PPR_DISCARD
  146. SET_SCRATCH0(r13) /* save r13 */
  147. EXCEPTION_PROLOG_0(PACA_EXMC)
  148. b machine_check_pSeries_0
  149. . = 0x300
  150. .globl data_access_pSeries
  151. data_access_pSeries:
  152. HMT_MEDIUM_PPR_DISCARD
  153. SET_SCRATCH0(r13)
  154. BEGIN_FTR_SECTION
  155. b data_access_check_stab
  156. data_access_not_stab:
  157. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
  158. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common, EXC_STD,
  159. KVMTEST, 0x300)
  160. . = 0x380
  161. .globl data_access_slb_pSeries
  162. data_access_slb_pSeries:
  163. HMT_MEDIUM_PPR_DISCARD
  164. SET_SCRATCH0(r13)
  165. EXCEPTION_PROLOG_0(PACA_EXSLB)
  166. EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x380)
  167. std r3,PACA_EXSLB+EX_R3(r13)
  168. mfspr r3,SPRN_DAR
  169. #ifdef __DISABLED__
  170. /* Keep that around for when we re-implement dynamic VSIDs */
  171. cmpdi r3,0
  172. bge slb_miss_user_pseries
  173. #endif /* __DISABLED__ */
  174. mfspr r12,SPRN_SRR1
  175. #ifndef CONFIG_RELOCATABLE
  176. b .slb_miss_realmode
  177. #else
  178. /*
  179. * We can't just use a direct branch to .slb_miss_realmode
  180. * because the distance from here to there depends on where
  181. * the kernel ends up being put.
  182. */
  183. mfctr r11
  184. ld r10,PACAKBASE(r13)
  185. LOAD_HANDLER(r10, .slb_miss_realmode)
  186. mtctr r10
  187. bctr
  188. #endif
  189. STD_EXCEPTION_PSERIES(0x400, 0x400, instruction_access)
  190. . = 0x480
  191. .globl instruction_access_slb_pSeries
  192. instruction_access_slb_pSeries:
  193. HMT_MEDIUM_PPR_DISCARD
  194. SET_SCRATCH0(r13)
  195. EXCEPTION_PROLOG_0(PACA_EXSLB)
  196. EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST_PR, 0x480)
  197. std r3,PACA_EXSLB+EX_R3(r13)
  198. mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */
  199. #ifdef __DISABLED__
  200. /* Keep that around for when we re-implement dynamic VSIDs */
  201. cmpdi r3,0
  202. bge slb_miss_user_pseries
  203. #endif /* __DISABLED__ */
  204. mfspr r12,SPRN_SRR1
  205. #ifndef CONFIG_RELOCATABLE
  206. b .slb_miss_realmode
  207. #else
  208. mfctr r11
  209. ld r10,PACAKBASE(r13)
  210. LOAD_HANDLER(r10, .slb_miss_realmode)
  211. mtctr r10
  212. bctr
  213. #endif
  214. /* We open code these as we can't have a ". = x" (even with
  215. * x = "." within a feature section
  216. */
  217. . = 0x500;
  218. .globl hardware_interrupt_pSeries;
  219. .globl hardware_interrupt_hv;
  220. hardware_interrupt_pSeries:
  221. hardware_interrupt_hv:
  222. BEGIN_FTR_SECTION
  223. _MASKABLE_EXCEPTION_PSERIES(0x502, hardware_interrupt,
  224. EXC_HV, SOFTEN_TEST_HV)
  225. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x502)
  226. FTR_SECTION_ELSE
  227. _MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt,
  228. EXC_STD, SOFTEN_TEST_HV_201)
  229. KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x500)
  230. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
  231. STD_EXCEPTION_PSERIES(0x600, 0x600, alignment)
  232. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x600)
  233. STD_EXCEPTION_PSERIES(0x700, 0x700, program_check)
  234. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x700)
  235. STD_EXCEPTION_PSERIES(0x800, 0x800, fp_unavailable)
  236. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x800)
  237. MASKABLE_EXCEPTION_PSERIES(0x900, 0x900, decrementer)
  238. STD_EXCEPTION_HV(0x980, 0x982, hdecrementer)
  239. MASKABLE_EXCEPTION_PSERIES(0xa00, 0xa00, doorbell_super)
  240. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xa00)
  241. STD_EXCEPTION_PSERIES(0xb00, 0xb00, trap_0b)
  242. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xb00)
  243. . = 0xc00
  244. .globl system_call_pSeries
  245. system_call_pSeries:
  246. HMT_MEDIUM
  247. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  248. SET_SCRATCH0(r13)
  249. GET_PACA(r13)
  250. std r9,PACA_EXGEN+EX_R9(r13)
  251. std r10,PACA_EXGEN+EX_R10(r13)
  252. mfcr r9
  253. KVMTEST(0xc00)
  254. GET_SCRATCH0(r13)
  255. #endif
  256. SYSCALL_PSERIES_1
  257. SYSCALL_PSERIES_2_RFID
  258. SYSCALL_PSERIES_3
  259. KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xc00)
  260. STD_EXCEPTION_PSERIES(0xd00, 0xd00, single_step)
  261. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xd00)
  262. /* At 0xe??? we have a bunch of hypervisor exceptions, we branch
  263. * out of line to handle them
  264. */
  265. . = 0xe00
  266. hv_exception_trampoline:
  267. SET_SCRATCH0(r13)
  268. EXCEPTION_PROLOG_0(PACA_EXGEN)
  269. b h_data_storage_hv
  270. . = 0xe20
  271. SET_SCRATCH0(r13)
  272. EXCEPTION_PROLOG_0(PACA_EXGEN)
  273. b h_instr_storage_hv
  274. . = 0xe40
  275. SET_SCRATCH0(r13)
  276. EXCEPTION_PROLOG_0(PACA_EXGEN)
  277. b emulation_assist_hv
  278. . = 0xe60
  279. SET_SCRATCH0(r13)
  280. EXCEPTION_PROLOG_0(PACA_EXGEN)
  281. b hmi_exception_hv
  282. . = 0xe80
  283. SET_SCRATCH0(r13)
  284. EXCEPTION_PROLOG_0(PACA_EXGEN)
  285. b h_doorbell_hv
  286. /* We need to deal with the Altivec unavailable exception
  287. * here which is at 0xf20, thus in the middle of the
  288. * prolog code of the PerformanceMonitor one. A little
  289. * trickery is thus necessary
  290. */
  291. performance_monitor_pSeries_1:
  292. . = 0xf00
  293. SET_SCRATCH0(r13)
  294. EXCEPTION_PROLOG_0(PACA_EXGEN)
  295. b performance_monitor_pSeries
  296. altivec_unavailable_pSeries_1:
  297. . = 0xf20
  298. SET_SCRATCH0(r13)
  299. EXCEPTION_PROLOG_0(PACA_EXGEN)
  300. b altivec_unavailable_pSeries
  301. vsx_unavailable_pSeries_1:
  302. . = 0xf40
  303. SET_SCRATCH0(r13)
  304. EXCEPTION_PROLOG_0(PACA_EXGEN)
  305. b vsx_unavailable_pSeries
  306. . = 0xf60
  307. SET_SCRATCH0(r13)
  308. EXCEPTION_PROLOG_0(PACA_EXGEN)
  309. b tm_unavailable_pSeries
  310. #ifdef CONFIG_CBE_RAS
  311. STD_EXCEPTION_HV(0x1200, 0x1202, cbe_system_error)
  312. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1202)
  313. #endif /* CONFIG_CBE_RAS */
  314. STD_EXCEPTION_PSERIES(0x1300, 0x1300, instruction_breakpoint)
  315. KVM_HANDLER_PR_SKIP(PACA_EXGEN, EXC_STD, 0x1300)
  316. . = 0x1500
  317. .global denorm_exception_hv
  318. denorm_exception_hv:
  319. HMT_MEDIUM_PPR_DISCARD
  320. mtspr SPRN_SPRG_HSCRATCH0,r13
  321. EXCEPTION_PROLOG_0(PACA_EXGEN)
  322. std r11,PACA_EXGEN+EX_R11(r13)
  323. std r12,PACA_EXGEN+EX_R12(r13)
  324. mfspr r9,SPRN_SPRG_HSCRATCH0
  325. std r9,PACA_EXGEN+EX_R13(r13)
  326. mfcr r9
  327. #ifdef CONFIG_PPC_DENORMALISATION
  328. mfspr r10,SPRN_HSRR1
  329. mfspr r11,SPRN_HSRR0 /* save HSRR0 */
  330. andis. r10,r10,(HSRR1_DENORM)@h /* denorm? */
  331. addi r11,r11,-4 /* HSRR0 is next instruction */
  332. bne+ denorm_assist
  333. #endif
  334. EXCEPTION_PROLOG_PSERIES_1(denorm_common, EXC_HV)
  335. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1500)
  336. #ifdef CONFIG_CBE_RAS
  337. STD_EXCEPTION_HV(0x1600, 0x1602, cbe_maintenance)
  338. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1602)
  339. #endif /* CONFIG_CBE_RAS */
  340. STD_EXCEPTION_PSERIES(0x1700, 0x1700, altivec_assist)
  341. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x1700)
  342. #ifdef CONFIG_CBE_RAS
  343. STD_EXCEPTION_HV(0x1800, 0x1802, cbe_thermal)
  344. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1802)
  345. #else
  346. . = 0x1800
  347. #endif /* CONFIG_CBE_RAS */
  348. /*** Out of line interrupts support ***/
  349. .align 7
  350. /* moved from 0x200 */
  351. machine_check_pSeries:
  352. .globl machine_check_fwnmi
  353. machine_check_fwnmi:
  354. HMT_MEDIUM_PPR_DISCARD
  355. SET_SCRATCH0(r13) /* save r13 */
  356. EXCEPTION_PROLOG_0(PACA_EXMC)
  357. machine_check_pSeries_0:
  358. EXCEPTION_PROLOG_1(PACA_EXMC, KVMTEST, 0x200)
  359. EXCEPTION_PROLOG_PSERIES_1(machine_check_common, EXC_STD)
  360. KVM_HANDLER_SKIP(PACA_EXMC, EXC_STD, 0x200)
  361. /* moved from 0x300 */
  362. data_access_check_stab:
  363. GET_PACA(r13)
  364. std r9,PACA_EXSLB+EX_R9(r13)
  365. std r10,PACA_EXSLB+EX_R10(r13)
  366. mfspr r10,SPRN_DAR
  367. mfspr r9,SPRN_DSISR
  368. srdi r10,r10,60
  369. rlwimi r10,r9,16,0x20
  370. #ifdef CONFIG_KVM_BOOK3S_PR
  371. lbz r9,HSTATE_IN_GUEST(r13)
  372. rlwimi r10,r9,8,0x300
  373. #endif
  374. mfcr r9
  375. cmpwi r10,0x2c
  376. beq do_stab_bolted_pSeries
  377. mtcrf 0x80,r9
  378. ld r9,PACA_EXSLB+EX_R9(r13)
  379. ld r10,PACA_EXSLB+EX_R10(r13)
  380. b data_access_not_stab
  381. do_stab_bolted_pSeries:
  382. std r11,PACA_EXSLB+EX_R11(r13)
  383. std r12,PACA_EXSLB+EX_R12(r13)
  384. GET_SCRATCH0(r10)
  385. std r10,PACA_EXSLB+EX_R13(r13)
  386. EXCEPTION_PROLOG_PSERIES_1(.do_stab_bolted, EXC_STD)
  387. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x300)
  388. KVM_HANDLER_SKIP(PACA_EXSLB, EXC_STD, 0x380)
  389. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x400)
  390. KVM_HANDLER_PR(PACA_EXSLB, EXC_STD, 0x480)
  391. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x900)
  392. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x982)
  393. #ifdef CONFIG_PPC_DENORMALISATION
  394. denorm_assist:
  395. BEGIN_FTR_SECTION
  396. /*
  397. * To denormalise we need to move a copy of the register to itself.
  398. * For POWER6 do that here for all FP regs.
  399. */
  400. mfmsr r10
  401. ori r10,r10,(MSR_FP|MSR_FE0|MSR_FE1)
  402. xori r10,r10,(MSR_FE0|MSR_FE1)
  403. mtmsrd r10
  404. sync
  405. fmr 0,0
  406. fmr 1,1
  407. fmr 2,2
  408. fmr 3,3
  409. fmr 4,4
  410. fmr 5,5
  411. fmr 6,6
  412. fmr 7,7
  413. fmr 8,8
  414. fmr 9,9
  415. fmr 10,10
  416. fmr 11,11
  417. fmr 12,12
  418. fmr 13,13
  419. fmr 14,14
  420. fmr 15,15
  421. fmr 16,16
  422. fmr 17,17
  423. fmr 18,18
  424. fmr 19,19
  425. fmr 20,20
  426. fmr 21,21
  427. fmr 22,22
  428. fmr 23,23
  429. fmr 24,24
  430. fmr 25,25
  431. fmr 26,26
  432. fmr 27,27
  433. fmr 28,28
  434. fmr 29,29
  435. fmr 30,30
  436. fmr 31,31
  437. FTR_SECTION_ELSE
  438. /*
  439. * To denormalise we need to move a copy of the register to itself.
  440. * For POWER7 do that here for the first 32 VSX registers only.
  441. */
  442. mfmsr r10
  443. oris r10,r10,MSR_VSX@h
  444. mtmsrd r10
  445. sync
  446. XVCPSGNDP(0,0,0)
  447. XVCPSGNDP(1,1,1)
  448. XVCPSGNDP(2,2,2)
  449. XVCPSGNDP(3,3,3)
  450. XVCPSGNDP(4,4,4)
  451. XVCPSGNDP(5,5,5)
  452. XVCPSGNDP(6,6,6)
  453. XVCPSGNDP(7,7,7)
  454. XVCPSGNDP(8,8,8)
  455. XVCPSGNDP(9,9,9)
  456. XVCPSGNDP(10,10,10)
  457. XVCPSGNDP(11,11,11)
  458. XVCPSGNDP(12,12,12)
  459. XVCPSGNDP(13,13,13)
  460. XVCPSGNDP(14,14,14)
  461. XVCPSGNDP(15,15,15)
  462. XVCPSGNDP(16,16,16)
  463. XVCPSGNDP(17,17,17)
  464. XVCPSGNDP(18,18,18)
  465. XVCPSGNDP(19,19,19)
  466. XVCPSGNDP(20,20,20)
  467. XVCPSGNDP(21,21,21)
  468. XVCPSGNDP(22,22,22)
  469. XVCPSGNDP(23,23,23)
  470. XVCPSGNDP(24,24,24)
  471. XVCPSGNDP(25,25,25)
  472. XVCPSGNDP(26,26,26)
  473. XVCPSGNDP(27,27,27)
  474. XVCPSGNDP(28,28,28)
  475. XVCPSGNDP(29,29,29)
  476. XVCPSGNDP(30,30,30)
  477. XVCPSGNDP(31,31,31)
  478. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_206)
  479. mtspr SPRN_HSRR0,r11
  480. mtcrf 0x80,r9
  481. ld r9,PACA_EXGEN+EX_R9(r13)
  482. RESTORE_PPR_PACA(PACA_EXGEN, r10)
  483. ld r10,PACA_EXGEN+EX_R10(r13)
  484. ld r11,PACA_EXGEN+EX_R11(r13)
  485. ld r12,PACA_EXGEN+EX_R12(r13)
  486. ld r13,PACA_EXGEN+EX_R13(r13)
  487. HRFID
  488. b .
  489. #endif
  490. .align 7
  491. /* moved from 0xe00 */
  492. STD_EXCEPTION_HV_OOL(0xe02, h_data_storage)
  493. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0xe02)
  494. STD_EXCEPTION_HV_OOL(0xe22, h_instr_storage)
  495. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe22)
  496. STD_EXCEPTION_HV_OOL(0xe42, emulation_assist)
  497. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe42)
  498. STD_EXCEPTION_HV_OOL(0xe62, hmi_exception) /* need to flush cache ? */
  499. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe62)
  500. MASKABLE_EXCEPTION_HV_OOL(0xe82, h_doorbell)
  501. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe82)
  502. /* moved from 0xf00 */
  503. STD_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
  504. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf00)
  505. STD_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
  506. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf20)
  507. STD_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
  508. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf40)
  509. STD_EXCEPTION_PSERIES_OOL(0xf60, tm_unavailable)
  510. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf60)
  511. /*
  512. * An interrupt came in while soft-disabled. We set paca->irq_happened, then:
  513. * - If it was a decrementer interrupt, we bump the dec to max and and return.
  514. * - If it was a doorbell we return immediately since doorbells are edge
  515. * triggered and won't automatically refire.
  516. * - else we hard disable and return.
  517. * This is called with r10 containing the value to OR to the paca field.
  518. */
  519. #define MASKED_INTERRUPT(_H) \
  520. masked_##_H##interrupt: \
  521. std r11,PACA_EXGEN+EX_R11(r13); \
  522. lbz r11,PACAIRQHAPPENED(r13); \
  523. or r11,r11,r10; \
  524. stb r11,PACAIRQHAPPENED(r13); \
  525. cmpwi r10,PACA_IRQ_DEC; \
  526. bne 1f; \
  527. lis r10,0x7fff; \
  528. ori r10,r10,0xffff; \
  529. mtspr SPRN_DEC,r10; \
  530. b 2f; \
  531. 1: cmpwi r10,PACA_IRQ_DBELL; \
  532. beq 2f; \
  533. mfspr r10,SPRN_##_H##SRR1; \
  534. rldicl r10,r10,48,1; /* clear MSR_EE */ \
  535. rotldi r10,r10,16; \
  536. mtspr SPRN_##_H##SRR1,r10; \
  537. 2: mtcrf 0x80,r9; \
  538. ld r9,PACA_EXGEN+EX_R9(r13); \
  539. ld r10,PACA_EXGEN+EX_R10(r13); \
  540. ld r11,PACA_EXGEN+EX_R11(r13); \
  541. GET_SCRATCH0(r13); \
  542. ##_H##rfid; \
  543. b .
  544. MASKED_INTERRUPT()
  545. MASKED_INTERRUPT(H)
  546. /*
  547. * Called from arch_local_irq_enable when an interrupt needs
  548. * to be resent. r3 contains 0x500, 0x900, 0xa00 or 0xe80 to indicate
  549. * which kind of interrupt. MSR:EE is already off. We generate a
  550. * stackframe like if a real interrupt had happened.
  551. *
  552. * Note: While MSR:EE is off, we need to make sure that _MSR
  553. * in the generated frame has EE set to 1 or the exception
  554. * handler will not properly re-enable them.
  555. */
  556. _GLOBAL(__replay_interrupt)
  557. /* We are going to jump to the exception common code which
  558. * will retrieve various register values from the PACA which
  559. * we don't give a damn about, so we don't bother storing them.
  560. */
  561. mfmsr r12
  562. mflr r11
  563. mfcr r9
  564. ori r12,r12,MSR_EE
  565. cmpwi r3,0x900
  566. beq decrementer_common
  567. cmpwi r3,0x500
  568. beq hardware_interrupt_common
  569. BEGIN_FTR_SECTION
  570. cmpwi r3,0xe80
  571. beq h_doorbell_common
  572. FTR_SECTION_ELSE
  573. cmpwi r3,0xa00
  574. beq doorbell_super_common
  575. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
  576. blr
  577. #ifdef CONFIG_PPC_PSERIES
  578. /*
  579. * Vectors for the FWNMI option. Share common code.
  580. */
  581. .globl system_reset_fwnmi
  582. .align 7
  583. system_reset_fwnmi:
  584. HMT_MEDIUM_PPR_DISCARD
  585. SET_SCRATCH0(r13) /* save r13 */
  586. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
  587. NOTEST, 0x100)
  588. #endif /* CONFIG_PPC_PSERIES */
  589. #ifdef __DISABLED__
  590. /*
  591. * This is used for when the SLB miss handler has to go virtual,
  592. * which doesn't happen for now anymore but will once we re-implement
  593. * dynamic VSIDs for shared page tables
  594. */
  595. slb_miss_user_pseries:
  596. std r10,PACA_EXGEN+EX_R10(r13)
  597. std r11,PACA_EXGEN+EX_R11(r13)
  598. std r12,PACA_EXGEN+EX_R12(r13)
  599. GET_SCRATCH0(r10)
  600. ld r11,PACA_EXSLB+EX_R9(r13)
  601. ld r12,PACA_EXSLB+EX_R3(r13)
  602. std r10,PACA_EXGEN+EX_R13(r13)
  603. std r11,PACA_EXGEN+EX_R9(r13)
  604. std r12,PACA_EXGEN+EX_R3(r13)
  605. clrrdi r12,r13,32
  606. mfmsr r10
  607. mfspr r11,SRR0 /* save SRR0 */
  608. ori r12,r12,slb_miss_user_common@l /* virt addr of handler */
  609. ori r10,r10,MSR_IR|MSR_DR|MSR_RI
  610. mtspr SRR0,r12
  611. mfspr r12,SRR1 /* and SRR1 */
  612. mtspr SRR1,r10
  613. rfid
  614. b . /* prevent spec. execution */
  615. #endif /* __DISABLED__ */
  616. /*
  617. * Code from here down to __end_handlers is invoked from the
  618. * exception prologs above. Because the prologs assemble the
  619. * addresses of these handlers using the LOAD_HANDLER macro,
  620. * which uses an ori instruction, these handlers must be in
  621. * the first 64k of the kernel image.
  622. */
  623. /*** Common interrupt handlers ***/
  624. STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception)
  625. /*
  626. * Machine check is different because we use a different
  627. * save area: PACA_EXMC instead of PACA_EXGEN.
  628. */
  629. .align 7
  630. .globl machine_check_common
  631. machine_check_common:
  632. EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
  633. FINISH_NAP
  634. DISABLE_INTS
  635. bl .save_nvgprs
  636. addi r3,r1,STACK_FRAME_OVERHEAD
  637. bl .machine_check_exception
  638. b .ret_from_except
  639. STD_EXCEPTION_COMMON_ASYNC(0x500, hardware_interrupt, do_IRQ)
  640. STD_EXCEPTION_COMMON_ASYNC(0x900, decrementer, .timer_interrupt)
  641. STD_EXCEPTION_COMMON(0x980, hdecrementer, .hdec_interrupt)
  642. #ifdef CONFIG_PPC_DOORBELL
  643. STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, .doorbell_exception)
  644. #else
  645. STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, .unknown_exception)
  646. #endif
  647. STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception)
  648. STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception)
  649. STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception)
  650. STD_EXCEPTION_COMMON(0xe40, emulation_assist, .program_check_exception)
  651. STD_EXCEPTION_COMMON(0xe60, hmi_exception, .unknown_exception)
  652. #ifdef CONFIG_PPC_DOORBELL
  653. STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, .doorbell_exception)
  654. #else
  655. STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, .unknown_exception)
  656. #endif
  657. STD_EXCEPTION_COMMON_ASYNC(0xf00, performance_monitor, .performance_monitor_exception)
  658. STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception)
  659. STD_EXCEPTION_COMMON(0x1502, denorm, .unknown_exception)
  660. #ifdef CONFIG_ALTIVEC
  661. STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception)
  662. #else
  663. STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception)
  664. #endif
  665. #ifdef CONFIG_CBE_RAS
  666. STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception)
  667. STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception)
  668. STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception)
  669. #endif /* CONFIG_CBE_RAS */
  670. /*
  671. * Relocation-on interrupts: A subset of the interrupts can be delivered
  672. * with IR=1/DR=1, if AIL==2 and MSR.HV won't be changed by delivering
  673. * it. Addresses are the same as the original interrupt addresses, but
  674. * offset by 0xc000000000004000.
  675. * It's impossible to receive interrupts below 0x300 via this mechanism.
  676. * KVM: None of these traps are from the guest ; anything that escalated
  677. * to HV=1 from HV=0 is delivered via real mode handlers.
  678. */
  679. /*
  680. * This uses the standard macro, since the original 0x300 vector
  681. * only has extra guff for STAB-based processors -- which never
  682. * come here.
  683. */
  684. STD_RELON_EXCEPTION_PSERIES(0x4300, 0x300, data_access)
  685. . = 0x4380
  686. .globl data_access_slb_relon_pSeries
  687. data_access_slb_relon_pSeries:
  688. SET_SCRATCH0(r13)
  689. EXCEPTION_PROLOG_0(PACA_EXSLB)
  690. EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x380)
  691. std r3,PACA_EXSLB+EX_R3(r13)
  692. mfspr r3,SPRN_DAR
  693. mfspr r12,SPRN_SRR1
  694. #ifndef CONFIG_RELOCATABLE
  695. b .slb_miss_realmode
  696. #else
  697. /*
  698. * We can't just use a direct branch to .slb_miss_realmode
  699. * because the distance from here to there depends on where
  700. * the kernel ends up being put.
  701. */
  702. mfctr r11
  703. ld r10,PACAKBASE(r13)
  704. LOAD_HANDLER(r10, .slb_miss_realmode)
  705. mtctr r10
  706. bctr
  707. #endif
  708. STD_RELON_EXCEPTION_PSERIES(0x4400, 0x400, instruction_access)
  709. . = 0x4480
  710. .globl instruction_access_slb_relon_pSeries
  711. instruction_access_slb_relon_pSeries:
  712. SET_SCRATCH0(r13)
  713. EXCEPTION_PROLOG_0(PACA_EXSLB)
  714. EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x480)
  715. std r3,PACA_EXSLB+EX_R3(r13)
  716. mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */
  717. mfspr r12,SPRN_SRR1
  718. #ifndef CONFIG_RELOCATABLE
  719. b .slb_miss_realmode
  720. #else
  721. mfctr r11
  722. ld r10,PACAKBASE(r13)
  723. LOAD_HANDLER(r10, .slb_miss_realmode)
  724. mtctr r10
  725. bctr
  726. #endif
  727. . = 0x4500
  728. .globl hardware_interrupt_relon_pSeries;
  729. .globl hardware_interrupt_relon_hv;
  730. hardware_interrupt_relon_pSeries:
  731. hardware_interrupt_relon_hv:
  732. BEGIN_FTR_SECTION
  733. _MASKABLE_RELON_EXCEPTION_PSERIES(0x502, hardware_interrupt, EXC_HV, SOFTEN_TEST_HV)
  734. FTR_SECTION_ELSE
  735. _MASKABLE_RELON_EXCEPTION_PSERIES(0x500, hardware_interrupt, EXC_STD, SOFTEN_TEST_PR)
  736. ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_206)
  737. STD_RELON_EXCEPTION_PSERIES(0x4600, 0x600, alignment)
  738. STD_RELON_EXCEPTION_PSERIES(0x4700, 0x700, program_check)
  739. STD_RELON_EXCEPTION_PSERIES(0x4800, 0x800, fp_unavailable)
  740. MASKABLE_RELON_EXCEPTION_PSERIES(0x4900, 0x900, decrementer)
  741. STD_RELON_EXCEPTION_HV(0x4980, 0x982, hdecrementer)
  742. MASKABLE_RELON_EXCEPTION_PSERIES(0x4a00, 0xa00, doorbell_super)
  743. STD_RELON_EXCEPTION_PSERIES(0x4b00, 0xb00, trap_0b)
  744. . = 0x4c00
  745. .globl system_call_relon_pSeries
  746. system_call_relon_pSeries:
  747. HMT_MEDIUM
  748. SYSCALL_PSERIES_1
  749. SYSCALL_PSERIES_2_DIRECT
  750. SYSCALL_PSERIES_3
  751. STD_RELON_EXCEPTION_PSERIES(0x4d00, 0xd00, single_step)
  752. . = 0x4e00
  753. SET_SCRATCH0(r13)
  754. EXCEPTION_PROLOG_0(PACA_EXGEN)
  755. b h_data_storage_relon_hv
  756. . = 0x4e20
  757. SET_SCRATCH0(r13)
  758. EXCEPTION_PROLOG_0(PACA_EXGEN)
  759. b h_instr_storage_relon_hv
  760. . = 0x4e40
  761. SET_SCRATCH0(r13)
  762. EXCEPTION_PROLOG_0(PACA_EXGEN)
  763. b emulation_assist_relon_hv
  764. . = 0x4e60
  765. SET_SCRATCH0(r13)
  766. EXCEPTION_PROLOG_0(PACA_EXGEN)
  767. b hmi_exception_relon_hv
  768. . = 0x4e80
  769. SET_SCRATCH0(r13)
  770. EXCEPTION_PROLOG_0(PACA_EXGEN)
  771. b h_doorbell_relon_hv
  772. performance_monitor_relon_pSeries_1:
  773. . = 0x4f00
  774. SET_SCRATCH0(r13)
  775. EXCEPTION_PROLOG_0(PACA_EXGEN)
  776. b performance_monitor_relon_pSeries
  777. altivec_unavailable_relon_pSeries_1:
  778. . = 0x4f20
  779. SET_SCRATCH0(r13)
  780. EXCEPTION_PROLOG_0(PACA_EXGEN)
  781. b altivec_unavailable_relon_pSeries
  782. vsx_unavailable_relon_pSeries_1:
  783. . = 0x4f40
  784. SET_SCRATCH0(r13)
  785. EXCEPTION_PROLOG_0(PACA_EXGEN)
  786. b vsx_unavailable_relon_pSeries
  787. tm_unavailable_relon_pSeries_1:
  788. . = 0x4f60
  789. SET_SCRATCH0(r13)
  790. EXCEPTION_PROLOG_0(PACA_EXGEN)
  791. b tm_unavailable_relon_pSeries
  792. STD_RELON_EXCEPTION_PSERIES(0x5300, 0x1300, instruction_breakpoint)
  793. #ifdef CONFIG_PPC_DENORMALISATION
  794. . = 0x5500
  795. b denorm_exception_hv
  796. #endif
  797. #ifdef CONFIG_HVC_SCOM
  798. STD_RELON_EXCEPTION_HV(0x5600, 0x1600, maintence_interrupt)
  799. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1600)
  800. #endif /* CONFIG_HVC_SCOM */
  801. STD_RELON_EXCEPTION_PSERIES(0x5700, 0x1700, altivec_assist)
  802. /* Other future vectors */
  803. .align 7
  804. .globl __end_interrupts
  805. __end_interrupts:
  806. .align 7
  807. system_call_entry_direct:
  808. #if defined(CONFIG_RELOCATABLE)
  809. /* The first level prologue may have used LR to get here, saving
  810. * orig in r10. To save hacking/ifdeffing common code, restore here.
  811. */
  812. mtlr r10
  813. #endif
  814. system_call_entry:
  815. b system_call_common
  816. ppc64_runlatch_on_trampoline:
  817. b .__ppc64_runlatch_on
  818. /*
  819. * Here we have detected that the kernel stack pointer is bad.
  820. * R9 contains the saved CR, r13 points to the paca,
  821. * r10 contains the (bad) kernel stack pointer,
  822. * r11 and r12 contain the saved SRR0 and SRR1.
  823. * We switch to using an emergency stack, save the registers there,
  824. * and call kernel_bad_stack(), which panics.
  825. */
  826. bad_stack:
  827. ld r1,PACAEMERGSP(r13)
  828. subi r1,r1,64+INT_FRAME_SIZE
  829. std r9,_CCR(r1)
  830. std r10,GPR1(r1)
  831. std r11,_NIP(r1)
  832. std r12,_MSR(r1)
  833. mfspr r11,SPRN_DAR
  834. mfspr r12,SPRN_DSISR
  835. std r11,_DAR(r1)
  836. std r12,_DSISR(r1)
  837. mflr r10
  838. mfctr r11
  839. mfxer r12
  840. std r10,_LINK(r1)
  841. std r11,_CTR(r1)
  842. std r12,_XER(r1)
  843. SAVE_GPR(0,r1)
  844. SAVE_GPR(2,r1)
  845. ld r10,EX_R3(r3)
  846. std r10,GPR3(r1)
  847. SAVE_GPR(4,r1)
  848. SAVE_4GPRS(5,r1)
  849. ld r9,EX_R9(r3)
  850. ld r10,EX_R10(r3)
  851. SAVE_2GPRS(9,r1)
  852. ld r9,EX_R11(r3)
  853. ld r10,EX_R12(r3)
  854. ld r11,EX_R13(r3)
  855. std r9,GPR11(r1)
  856. std r10,GPR12(r1)
  857. std r11,GPR13(r1)
  858. BEGIN_FTR_SECTION
  859. ld r10,EX_CFAR(r3)
  860. std r10,ORIG_GPR3(r1)
  861. END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
  862. SAVE_8GPRS(14,r1)
  863. SAVE_10GPRS(22,r1)
  864. lhz r12,PACA_TRAP_SAVE(r13)
  865. std r12,_TRAP(r1)
  866. addi r11,r1,INT_FRAME_SIZE
  867. std r11,0(r1)
  868. li r12,0
  869. std r12,0(r11)
  870. ld r2,PACATOC(r13)
  871. ld r11,exception_marker@toc(r2)
  872. std r12,RESULT(r1)
  873. std r11,STACK_FRAME_OVERHEAD-16(r1)
  874. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  875. bl .kernel_bad_stack
  876. b 1b
  877. /*
  878. * Here r13 points to the paca, r9 contains the saved CR,
  879. * SRR0 and SRR1 are saved in r11 and r12,
  880. * r9 - r13 are saved in paca->exgen.
  881. */
  882. .align 7
  883. .globl data_access_common
  884. data_access_common:
  885. mfspr r10,SPRN_DAR
  886. std r10,PACA_EXGEN+EX_DAR(r13)
  887. mfspr r10,SPRN_DSISR
  888. stw r10,PACA_EXGEN+EX_DSISR(r13)
  889. EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
  890. DISABLE_INTS
  891. ld r12,_MSR(r1)
  892. ld r3,PACA_EXGEN+EX_DAR(r13)
  893. lwz r4,PACA_EXGEN+EX_DSISR(r13)
  894. li r5,0x300
  895. b .do_hash_page /* Try to handle as hpte fault */
  896. .align 7
  897. .globl h_data_storage_common
  898. h_data_storage_common:
  899. mfspr r10,SPRN_HDAR
  900. std r10,PACA_EXGEN+EX_DAR(r13)
  901. mfspr r10,SPRN_HDSISR
  902. stw r10,PACA_EXGEN+EX_DSISR(r13)
  903. EXCEPTION_PROLOG_COMMON(0xe00, PACA_EXGEN)
  904. bl .save_nvgprs
  905. DISABLE_INTS
  906. addi r3,r1,STACK_FRAME_OVERHEAD
  907. bl .unknown_exception
  908. b .ret_from_except
  909. .align 7
  910. .globl instruction_access_common
  911. instruction_access_common:
  912. EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
  913. DISABLE_INTS
  914. ld r12,_MSR(r1)
  915. ld r3,_NIP(r1)
  916. andis. r4,r12,0x5820
  917. li r5,0x400
  918. b .do_hash_page /* Try to handle as hpte fault */
  919. STD_EXCEPTION_COMMON(0xe20, h_instr_storage, .unknown_exception)
  920. /*
  921. * Here is the common SLB miss user that is used when going to virtual
  922. * mode for SLB misses, that is currently not used
  923. */
  924. #ifdef __DISABLED__
  925. .align 7
  926. .globl slb_miss_user_common
  927. slb_miss_user_common:
  928. mflr r10
  929. std r3,PACA_EXGEN+EX_DAR(r13)
  930. stw r9,PACA_EXGEN+EX_CCR(r13)
  931. std r10,PACA_EXGEN+EX_LR(r13)
  932. std r11,PACA_EXGEN+EX_SRR0(r13)
  933. bl .slb_allocate_user
  934. ld r10,PACA_EXGEN+EX_LR(r13)
  935. ld r3,PACA_EXGEN+EX_R3(r13)
  936. lwz r9,PACA_EXGEN+EX_CCR(r13)
  937. ld r11,PACA_EXGEN+EX_SRR0(r13)
  938. mtlr r10
  939. beq- slb_miss_fault
  940. andi. r10,r12,MSR_RI /* check for unrecoverable exception */
  941. beq- unrecov_user_slb
  942. mfmsr r10
  943. .machine push
  944. .machine "power4"
  945. mtcrf 0x80,r9
  946. .machine pop
  947. clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */
  948. mtmsrd r10,1
  949. mtspr SRR0,r11
  950. mtspr SRR1,r12
  951. ld r9,PACA_EXGEN+EX_R9(r13)
  952. ld r10,PACA_EXGEN+EX_R10(r13)
  953. ld r11,PACA_EXGEN+EX_R11(r13)
  954. ld r12,PACA_EXGEN+EX_R12(r13)
  955. ld r13,PACA_EXGEN+EX_R13(r13)
  956. rfid
  957. b .
  958. slb_miss_fault:
  959. EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
  960. ld r4,PACA_EXGEN+EX_DAR(r13)
  961. li r5,0
  962. std r4,_DAR(r1)
  963. std r5,_DSISR(r1)
  964. b handle_page_fault
  965. unrecov_user_slb:
  966. EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
  967. DISABLE_INTS
  968. bl .save_nvgprs
  969. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  970. bl .unrecoverable_exception
  971. b 1b
  972. #endif /* __DISABLED__ */
  973. .align 7
  974. .globl alignment_common
  975. alignment_common:
  976. mfspr r10,SPRN_DAR
  977. std r10,PACA_EXGEN+EX_DAR(r13)
  978. mfspr r10,SPRN_DSISR
  979. stw r10,PACA_EXGEN+EX_DSISR(r13)
  980. EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
  981. ld r3,PACA_EXGEN+EX_DAR(r13)
  982. lwz r4,PACA_EXGEN+EX_DSISR(r13)
  983. std r3,_DAR(r1)
  984. std r4,_DSISR(r1)
  985. bl .save_nvgprs
  986. DISABLE_INTS
  987. addi r3,r1,STACK_FRAME_OVERHEAD
  988. bl .alignment_exception
  989. b .ret_from_except
  990. .align 7
  991. .globl program_check_common
  992. program_check_common:
  993. EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
  994. bl .save_nvgprs
  995. DISABLE_INTS
  996. addi r3,r1,STACK_FRAME_OVERHEAD
  997. bl .program_check_exception
  998. b .ret_from_except
  999. .align 7
  1000. .globl fp_unavailable_common
  1001. fp_unavailable_common:
  1002. EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
  1003. bne 1f /* if from user, just load it up */
  1004. bl .save_nvgprs
  1005. DISABLE_INTS
  1006. addi r3,r1,STACK_FRAME_OVERHEAD
  1007. bl .kernel_fp_unavailable_exception
  1008. BUG_OPCODE
  1009. 1:
  1010. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1011. BEGIN_FTR_SECTION
  1012. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1013. * transaction), go do TM stuff
  1014. */
  1015. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1016. bne- 2f
  1017. END_FTR_SECTION_IFSET(CPU_FTR_TM)
  1018. #endif
  1019. bl .load_up_fpu
  1020. b fast_exception_return
  1021. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1022. 2: /* User process was in a transaction */
  1023. bl .save_nvgprs
  1024. DISABLE_INTS
  1025. addi r3,r1,STACK_FRAME_OVERHEAD
  1026. bl .fp_unavailable_tm
  1027. b .ret_from_except
  1028. #endif
  1029. .align 7
  1030. .globl altivec_unavailable_common
  1031. altivec_unavailable_common:
  1032. EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
  1033. #ifdef CONFIG_ALTIVEC
  1034. BEGIN_FTR_SECTION
  1035. beq 1f
  1036. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1037. BEGIN_FTR_SECTION_NESTED(69)
  1038. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1039. * transaction), go do TM stuff
  1040. */
  1041. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1042. bne- 2f
  1043. END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
  1044. #endif
  1045. bl .load_up_altivec
  1046. b fast_exception_return
  1047. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1048. 2: /* User process was in a transaction */
  1049. bl .save_nvgprs
  1050. DISABLE_INTS
  1051. addi r3,r1,STACK_FRAME_OVERHEAD
  1052. bl .altivec_unavailable_tm
  1053. b .ret_from_except
  1054. #endif
  1055. 1:
  1056. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  1057. #endif
  1058. bl .save_nvgprs
  1059. DISABLE_INTS
  1060. addi r3,r1,STACK_FRAME_OVERHEAD
  1061. bl .altivec_unavailable_exception
  1062. b .ret_from_except
  1063. .align 7
  1064. .globl vsx_unavailable_common
  1065. vsx_unavailable_common:
  1066. EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN)
  1067. #ifdef CONFIG_VSX
  1068. BEGIN_FTR_SECTION
  1069. beq 1f
  1070. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1071. BEGIN_FTR_SECTION_NESTED(69)
  1072. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1073. * transaction), go do TM stuff
  1074. */
  1075. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1076. bne- 2f
  1077. END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
  1078. #endif
  1079. b .load_up_vsx
  1080. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1081. 2: /* User process was in a transaction */
  1082. bl .save_nvgprs
  1083. DISABLE_INTS
  1084. addi r3,r1,STACK_FRAME_OVERHEAD
  1085. bl .vsx_unavailable_tm
  1086. b .ret_from_except
  1087. #endif
  1088. 1:
  1089. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  1090. #endif
  1091. bl .save_nvgprs
  1092. DISABLE_INTS
  1093. addi r3,r1,STACK_FRAME_OVERHEAD
  1094. bl .vsx_unavailable_exception
  1095. b .ret_from_except
  1096. .align 7
  1097. .globl tm_unavailable_common
  1098. tm_unavailable_common:
  1099. EXCEPTION_PROLOG_COMMON(0xf60, PACA_EXGEN)
  1100. bl .save_nvgprs
  1101. DISABLE_INTS
  1102. addi r3,r1,STACK_FRAME_OVERHEAD
  1103. bl .tm_unavailable_exception
  1104. b .ret_from_except
  1105. .align 7
  1106. .globl __end_handlers
  1107. __end_handlers:
  1108. /* Equivalents to the above handlers for relocation-on interrupt vectors */
  1109. STD_RELON_EXCEPTION_HV_OOL(0xe00, h_data_storage)
  1110. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe00)
  1111. STD_RELON_EXCEPTION_HV_OOL(0xe20, h_instr_storage)
  1112. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe20)
  1113. STD_RELON_EXCEPTION_HV_OOL(0xe40, emulation_assist)
  1114. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe40)
  1115. STD_RELON_EXCEPTION_HV_OOL(0xe60, hmi_exception)
  1116. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe60)
  1117. MASKABLE_RELON_EXCEPTION_HV_OOL(0xe80, h_doorbell)
  1118. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe80)
  1119. STD_RELON_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
  1120. STD_RELON_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
  1121. STD_RELON_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
  1122. STD_RELON_EXCEPTION_PSERIES_OOL(0xf60, tm_unavailable)
  1123. #if defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV)
  1124. /*
  1125. * Data area reserved for FWNMI option.
  1126. * This address (0x7000) is fixed by the RPA.
  1127. */
  1128. .= 0x7000
  1129. .globl fwnmi_data_area
  1130. fwnmi_data_area:
  1131. /* pseries and powernv need to keep the whole page from
  1132. * 0x7000 to 0x8000 free for use by the firmware
  1133. */
  1134. . = 0x8000
  1135. #endif /* defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV) */
  1136. /* Space for CPU0's segment table */
  1137. .balign 4096
  1138. .globl initial_stab
  1139. initial_stab:
  1140. .space 4096
  1141. #ifdef CONFIG_PPC_POWERNV
  1142. _GLOBAL(opal_mc_secondary_handler)
  1143. HMT_MEDIUM_PPR_DISCARD
  1144. SET_SCRATCH0(r13)
  1145. GET_PACA(r13)
  1146. clrldi r3,r3,2
  1147. tovirt(r3,r3)
  1148. std r3,PACA_OPAL_MC_EVT(r13)
  1149. ld r13,OPAL_MC_SRR0(r3)
  1150. mtspr SPRN_SRR0,r13
  1151. ld r13,OPAL_MC_SRR1(r3)
  1152. mtspr SPRN_SRR1,r13
  1153. ld r3,OPAL_MC_GPR3(r3)
  1154. GET_SCRATCH0(r13)
  1155. b machine_check_pSeries
  1156. #endif /* CONFIG_PPC_POWERNV */
  1157. /*
  1158. * r13 points to the PACA, r9 contains the saved CR,
  1159. * r12 contain the saved SRR1, SRR0 is still ready for return
  1160. * r3 has the faulting address
  1161. * r9 - r13 are saved in paca->exslb.
  1162. * r3 is saved in paca->slb_r3
  1163. * We assume we aren't going to take any exceptions during this procedure.
  1164. */
  1165. _GLOBAL(slb_miss_realmode)
  1166. mflr r10
  1167. #ifdef CONFIG_RELOCATABLE
  1168. mtctr r11
  1169. #endif
  1170. stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */
  1171. std r10,PACA_EXSLB+EX_LR(r13) /* save LR */
  1172. bl .slb_allocate_realmode
  1173. /* All done -- return from exception. */
  1174. ld r10,PACA_EXSLB+EX_LR(r13)
  1175. ld r3,PACA_EXSLB+EX_R3(r13)
  1176. lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */
  1177. mtlr r10
  1178. andi. r10,r12,MSR_RI /* check for unrecoverable exception */
  1179. beq- 2f
  1180. .machine push
  1181. .machine "power4"
  1182. mtcrf 0x80,r9
  1183. mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */
  1184. .machine pop
  1185. RESTORE_PPR_PACA(PACA_EXSLB, r9)
  1186. ld r9,PACA_EXSLB+EX_R9(r13)
  1187. ld r10,PACA_EXSLB+EX_R10(r13)
  1188. ld r11,PACA_EXSLB+EX_R11(r13)
  1189. ld r12,PACA_EXSLB+EX_R12(r13)
  1190. ld r13,PACA_EXSLB+EX_R13(r13)
  1191. rfid
  1192. b . /* prevent speculative execution */
  1193. 2: mfspr r11,SPRN_SRR0
  1194. ld r10,PACAKBASE(r13)
  1195. LOAD_HANDLER(r10,unrecov_slb)
  1196. mtspr SPRN_SRR0,r10
  1197. ld r10,PACAKMSR(r13)
  1198. mtspr SPRN_SRR1,r10
  1199. rfid
  1200. b .
  1201. unrecov_slb:
  1202. EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
  1203. DISABLE_INTS
  1204. bl .save_nvgprs
  1205. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  1206. bl .unrecoverable_exception
  1207. b 1b
  1208. #ifdef CONFIG_PPC_970_NAP
  1209. power4_fixup_nap:
  1210. andc r9,r9,r10
  1211. std r9,TI_LOCAL_FLAGS(r11)
  1212. ld r10,_LINK(r1) /* make idle task do the */
  1213. std r10,_NIP(r1) /* equivalent of a blr */
  1214. blr
  1215. #endif
  1216. /*
  1217. * Hash table stuff
  1218. */
  1219. .align 7
  1220. _STATIC(do_hash_page)
  1221. std r3,_DAR(r1)
  1222. std r4,_DSISR(r1)
  1223. andis. r0,r4,0xa410 /* weird error? */
  1224. bne- handle_page_fault /* if not, try to insert a HPTE */
  1225. andis. r0,r4,DSISR_DABRMATCH@h
  1226. bne- handle_dabr_fault
  1227. BEGIN_FTR_SECTION
  1228. andis. r0,r4,0x0020 /* Is it a segment table fault? */
  1229. bne- do_ste_alloc /* If so handle it */
  1230. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
  1231. CURRENT_THREAD_INFO(r11, r1)
  1232. lwz r0,TI_PREEMPT(r11) /* If we're in an "NMI" */
  1233. andis. r0,r0,NMI_MASK@h /* (i.e. an irq when soft-disabled) */
  1234. bne 77f /* then don't call hash_page now */
  1235. /*
  1236. * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
  1237. * accessing a userspace segment (even from the kernel). We assume
  1238. * kernel addresses always have the high bit set.
  1239. */
  1240. rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */
  1241. rotldi r0,r3,15 /* Move high bit into MSR_PR posn */
  1242. orc r0,r12,r0 /* MSR_PR | ~high_bit */
  1243. rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */
  1244. ori r4,r4,1 /* add _PAGE_PRESENT */
  1245. rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */
  1246. /*
  1247. * r3 contains the faulting address
  1248. * r4 contains the required access permissions
  1249. * r5 contains the trap number
  1250. *
  1251. * at return r3 = 0 for success, 1 for page fault, negative for error
  1252. */
  1253. bl .hash_page /* build HPTE if possible */
  1254. cmpdi r3,0 /* see if hash_page succeeded */
  1255. /* Success */
  1256. beq fast_exc_return_irq /* Return from exception on success */
  1257. /* Error */
  1258. blt- 13f
  1259. /* Here we have a page fault that hash_page can't handle. */
  1260. handle_page_fault:
  1261. 11: ld r4,_DAR(r1)
  1262. ld r5,_DSISR(r1)
  1263. addi r3,r1,STACK_FRAME_OVERHEAD
  1264. bl .do_page_fault
  1265. cmpdi r3,0
  1266. beq+ 12f
  1267. bl .save_nvgprs
  1268. mr r5,r3
  1269. addi r3,r1,STACK_FRAME_OVERHEAD
  1270. lwz r4,_DAR(r1)
  1271. bl .bad_page_fault
  1272. b .ret_from_except
  1273. /* We have a data breakpoint exception - handle it */
  1274. handle_dabr_fault:
  1275. bl .save_nvgprs
  1276. ld r4,_DAR(r1)
  1277. ld r5,_DSISR(r1)
  1278. addi r3,r1,STACK_FRAME_OVERHEAD
  1279. bl .do_break
  1280. 12: b .ret_from_except_lite
  1281. /* We have a page fault that hash_page could handle but HV refused
  1282. * the PTE insertion
  1283. */
  1284. 13: bl .save_nvgprs
  1285. mr r5,r3
  1286. addi r3,r1,STACK_FRAME_OVERHEAD
  1287. ld r4,_DAR(r1)
  1288. bl .low_hash_fault
  1289. b .ret_from_except
  1290. /*
  1291. * We come here as a result of a DSI at a point where we don't want
  1292. * to call hash_page, such as when we are accessing memory (possibly
  1293. * user memory) inside a PMU interrupt that occurred while interrupts
  1294. * were soft-disabled. We want to invoke the exception handler for
  1295. * the access, or panic if there isn't a handler.
  1296. */
  1297. 77: bl .save_nvgprs
  1298. mr r4,r3
  1299. addi r3,r1,STACK_FRAME_OVERHEAD
  1300. li r5,SIGSEGV
  1301. bl .bad_page_fault
  1302. b .ret_from_except
  1303. /* here we have a segment miss */
  1304. do_ste_alloc:
  1305. bl .ste_allocate /* try to insert stab entry */
  1306. cmpdi r3,0
  1307. bne- handle_page_fault
  1308. b fast_exception_return
  1309. /*
  1310. * r13 points to the PACA, r9 contains the saved CR,
  1311. * r11 and r12 contain the saved SRR0 and SRR1.
  1312. * r9 - r13 are saved in paca->exslb.
  1313. * We assume we aren't going to take any exceptions during this procedure.
  1314. * We assume (DAR >> 60) == 0xc.
  1315. */
  1316. .align 7
  1317. _GLOBAL(do_stab_bolted)
  1318. stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */
  1319. std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */
  1320. mfspr r11,SPRN_DAR /* ea */
  1321. /*
  1322. * check for bad kernel/user address
  1323. * (ea & ~REGION_MASK) >= PGTABLE_RANGE
  1324. */
  1325. rldicr. r9,r11,4,(63 - 46 - 4)
  1326. li r9,0 /* VSID = 0 for bad address */
  1327. bne- 0f
  1328. /*
  1329. * Calculate VSID:
  1330. * This is the kernel vsid, we take the top for context from
  1331. * the range. context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
  1332. * Here we know that (ea >> 60) == 0xc
  1333. */
  1334. lis r9,(MAX_USER_CONTEXT + 1)@ha
  1335. addi r9,r9,(MAX_USER_CONTEXT + 1)@l
  1336. srdi r10,r11,SID_SHIFT
  1337. rldimi r10,r9,ESID_BITS,0 /* proto vsid */
  1338. ASM_VSID_SCRAMBLE(r10, r9, 256M)
  1339. rldic r9,r10,12,16 /* r9 = vsid << 12 */
  1340. 0:
  1341. /* Hash to the primary group */
  1342. ld r10,PACASTABVIRT(r13)
  1343. srdi r11,r11,SID_SHIFT
  1344. rldimi r10,r11,7,52 /* r10 = first ste of the group */
  1345. /* Search the primary group for a free entry */
  1346. 1: ld r11,0(r10) /* Test valid bit of the current ste */
  1347. andi. r11,r11,0x80
  1348. beq 2f
  1349. addi r10,r10,16
  1350. andi. r11,r10,0x70
  1351. bne 1b
  1352. /* Stick for only searching the primary group for now. */
  1353. /* At least for now, we use a very simple random castout scheme */
  1354. /* Use the TB as a random number ; OR in 1 to avoid entry 0 */
  1355. mftb r11
  1356. rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */
  1357. ori r11,r11,0x10
  1358. /* r10 currently points to an ste one past the group of interest */
  1359. /* make it point to the randomly selected entry */
  1360. subi r10,r10,128
  1361. or r10,r10,r11 /* r10 is the entry to invalidate */
  1362. isync /* mark the entry invalid */
  1363. ld r11,0(r10)
  1364. rldicl r11,r11,56,1 /* clear the valid bit */
  1365. rotldi r11,r11,8
  1366. std r11,0(r10)
  1367. sync
  1368. clrrdi r11,r11,28 /* Get the esid part of the ste */
  1369. slbie r11
  1370. 2: std r9,8(r10) /* Store the vsid part of the ste */
  1371. eieio
  1372. mfspr r11,SPRN_DAR /* Get the new esid */
  1373. clrrdi r11,r11,28 /* Permits a full 32b of ESID */
  1374. ori r11,r11,0x90 /* Turn on valid and kp */
  1375. std r11,0(r10) /* Put new entry back into the stab */
  1376. sync
  1377. /* All done -- return from exception. */
  1378. lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */
  1379. ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */
  1380. andi. r10,r12,MSR_RI
  1381. beq- unrecov_slb
  1382. mtcrf 0x80,r9 /* restore CR */
  1383. mfmsr r10
  1384. clrrdi r10,r10,2
  1385. mtmsrd r10,1
  1386. mtspr SPRN_SRR0,r11
  1387. mtspr SPRN_SRR1,r12
  1388. ld r9,PACA_EXSLB+EX_R9(r13)
  1389. ld r10,PACA_EXSLB+EX_R10(r13)
  1390. ld r11,PACA_EXSLB+EX_R11(r13)
  1391. ld r12,PACA_EXSLB+EX_R12(r13)
  1392. ld r13,PACA_EXSLB+EX_R13(r13)
  1393. rfid
  1394. b . /* prevent speculative execution */