exceptions-64e.S 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. /* XXX This will ultimately add space for a special exception save
  30. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  31. * when taking special interrupts. For now we don't support that,
  32. * special interrupts from within a non-standard level will probably
  33. * blow you up
  34. */
  35. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  36. /* Exception prolog code for all exceptions */
  37. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  38. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  39. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  40. std r10,PACA_EX##type+EX_R10(r13); \
  41. std r11,PACA_EX##type+EX_R11(r13); \
  42. PROLOG_STORE_RESTORE_SCRATCH_##type; \
  43. mfcr r10; /* save CR */ \
  44. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  45. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  46. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  47. addition; /* additional code for that exc. */ \
  48. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  49. type##_SET_KSTACK; /* get special stack if necessary */\
  50. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  51. beq 1f; /* branch around if supervisor */ \
  52. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  53. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  54. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  55. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  56. /* Exception type-specific macros */
  57. #define GEN_SET_KSTACK \
  58. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  59. #define SPRN_GEN_SRR0 SPRN_SRR0
  60. #define SPRN_GEN_SRR1 SPRN_SRR1
  61. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  62. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  63. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  64. #define CRIT_SET_KSTACK \
  65. ld r1,PACA_CRIT_STACK(r13); \
  66. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  67. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  68. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  69. #define DBG_SET_KSTACK \
  70. ld r1,PACA_DBG_STACK(r13); \
  71. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  72. #define SPRN_DBG_SRR0 SPRN_DSRR0
  73. #define SPRN_DBG_SRR1 SPRN_DSRR1
  74. #define MC_SET_KSTACK \
  75. ld r1,PACA_MC_STACK(r13); \
  76. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  77. #define SPRN_MC_SRR0 SPRN_MCSRR0
  78. #define SPRN_MC_SRR1 SPRN_MCSRR1
  79. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  80. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  81. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  82. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  83. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  84. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  85. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  86. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  87. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  88. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  89. /*
  90. * Store user-visible scratch in PACA exception slots and restore proper value
  91. */
  92. #define PROLOG_STORE_RESTORE_SCRATCH_GEN
  93. #define PROLOG_STORE_RESTORE_SCRATCH_GDBELL
  94. #define PROLOG_STORE_RESTORE_SCRATCH_DBG
  95. #define PROLOG_STORE_RESTORE_SCRATCH_MC
  96. #define PROLOG_STORE_RESTORE_SCRATCH_CRIT \
  97. mfspr r10,SPRN_SPRG_CRIT_SCRATCH; /* get r13 */ \
  98. std r10,PACA_EXCRIT+EX_R13(r13); \
  99. ld r11,PACA_SPRG3(r13); \
  100. mtspr SPRN_SPRG_CRIT_SCRATCH,r11;
  101. /* Variants of the "addition" argument for the prolog
  102. */
  103. #define PROLOG_ADDITION_NONE_GEN(n)
  104. #define PROLOG_ADDITION_NONE_GDBELL(n)
  105. #define PROLOG_ADDITION_NONE_CRIT(n)
  106. #define PROLOG_ADDITION_NONE_DBG(n)
  107. #define PROLOG_ADDITION_NONE_MC(n)
  108. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  109. lbz r10,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  110. cmpwi cr0,r10,0; /* yes -> go out of line */ \
  111. beq masked_interrupt_book3e_##n
  112. #define PROLOG_ADDITION_2REGS_GEN(n) \
  113. std r14,PACA_EXGEN+EX_R14(r13); \
  114. std r15,PACA_EXGEN+EX_R15(r13)
  115. #define PROLOG_ADDITION_1REG_GEN(n) \
  116. std r14,PACA_EXGEN+EX_R14(r13);
  117. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  118. std r14,PACA_EXCRIT+EX_R14(r13); \
  119. std r15,PACA_EXCRIT+EX_R15(r13)
  120. #define PROLOG_ADDITION_2REGS_DBG(n) \
  121. std r14,PACA_EXDBG+EX_R14(r13); \
  122. std r15,PACA_EXDBG+EX_R15(r13)
  123. #define PROLOG_ADDITION_2REGS_MC(n) \
  124. std r14,PACA_EXMC+EX_R14(r13); \
  125. std r15,PACA_EXMC+EX_R15(r13)
  126. /* Core exception code for all exceptions except TLB misses.
  127. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  128. */
  129. #define EXCEPTION_COMMON(n, excf, ints) \
  130. exc_##n##_common: \
  131. std r0,GPR0(r1); /* save r0 in stackframe */ \
  132. std r2,GPR2(r1); /* save r2 in stackframe */ \
  133. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  134. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  135. std r9,GPR9(r1); /* save r9 in stackframe */ \
  136. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  137. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  138. beq 2f; /* if from kernel mode */ \
  139. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  140. 2: ld r3,excf+EX_R10(r13); /* get back r10 */ \
  141. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  142. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  143. std r12,GPR12(r1); /* save r12 in stackframe */ \
  144. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  145. mflr r6; /* save LR in stackframe */ \
  146. mfctr r7; /* save CTR in stackframe */ \
  147. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  148. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  149. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  150. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  151. ld r12,exception_marker@toc(r2); \
  152. li r0,0; \
  153. std r3,GPR10(r1); /* save r10 to stackframe */ \
  154. std r4,GPR11(r1); /* save r11 to stackframe */ \
  155. std r5,GPR13(r1); /* save it to stackframe */ \
  156. std r6,_LINK(r1); \
  157. std r7,_CTR(r1); \
  158. std r8,_XER(r1); \
  159. li r3,(n)+1; /* indicate partial regs in trap */ \
  160. std r9,0(r1); /* store stack frame back link */ \
  161. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  162. std r9,GPR1(r1); /* store stack frame back link */ \
  163. std r11,SOFTE(r1); /* and save it to stackframe */ \
  164. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  165. std r3,_TRAP(r1); /* set trap number */ \
  166. std r0,RESULT(r1); /* clear regs->result */ \
  167. ints;
  168. /* Variants for the "ints" argument. This one does nothing when we want
  169. * to keep interrupts in their original state
  170. */
  171. #define INTS_KEEP
  172. /* This second version is meant for exceptions that don't immediately
  173. * hard-enable. We set a bit in paca->irq_happened to ensure that
  174. * a subsequent call to arch_local_irq_restore() will properly
  175. * hard-enable and avoid the fast-path
  176. */
  177. #define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
  178. /* This is called by exceptions that used INTS_KEEP (that did not touch
  179. * irq indicators in the PACA). This will restore MSR:EE to it's previous
  180. * value
  181. *
  182. * XXX In the long run, we may want to open-code it in order to separate the
  183. * load from the wrtee, thus limiting the latency caused by the dependency
  184. * but at this point, I'll favor code clarity until we have a near to final
  185. * implementation
  186. */
  187. #define INTS_RESTORE_HARD \
  188. ld r11,_MSR(r1); \
  189. wrtee r11;
  190. /* XXX FIXME: Restore r14/r15 when necessary */
  191. #define BAD_STACK_TRAMPOLINE(n) \
  192. exc_##n##_bad_stack: \
  193. li r1,(n); /* get exception number */ \
  194. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  195. b bad_stack_book3e; /* bad stack error */
  196. /* WARNING: If you change the layout of this stub, make sure you chcek
  197. * the debug exception handler which handles single stepping
  198. * into exceptions from userspace, and the MM code in
  199. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  200. * and would need to be updated if that branch is moved
  201. */
  202. #define EXCEPTION_STUB(loc, label) \
  203. . = interrupt_base_book3e + loc; \
  204. nop; /* To make debug interrupts happy */ \
  205. b exc_##label##_book3e;
  206. #define ACK_NONE(r)
  207. #define ACK_DEC(r) \
  208. lis r,TSR_DIS@h; \
  209. mtspr SPRN_TSR,r
  210. #define ACK_FIT(r) \
  211. lis r,TSR_FIS@h; \
  212. mtspr SPRN_TSR,r
  213. /* Used by asynchronous interrupt that may happen in the idle loop.
  214. *
  215. * This check if the thread was in the idle loop, and if yes, returns
  216. * to the caller rather than the PC. This is to avoid a race if
  217. * interrupts happen before the wait instruction.
  218. */
  219. #define CHECK_NAPPING() \
  220. CURRENT_THREAD_INFO(r11, r1); \
  221. ld r10,TI_LOCAL_FLAGS(r11); \
  222. andi. r9,r10,_TLF_NAPPING; \
  223. beq+ 1f; \
  224. ld r8,_LINK(r1); \
  225. rlwinm r7,r10,0,~_TLF_NAPPING; \
  226. std r8,_NIP(r1); \
  227. std r7,TI_LOCAL_FLAGS(r11); \
  228. 1:
  229. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  230. START_EXCEPTION(label); \
  231. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  232. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
  233. ack(r8); \
  234. CHECK_NAPPING(); \
  235. addi r3,r1,STACK_FRAME_OVERHEAD; \
  236. bl hdlr; \
  237. b .ret_from_except_lite;
  238. /* This value is used to mark exception frames on the stack. */
  239. .section ".toc","aw"
  240. exception_marker:
  241. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  242. /*
  243. * And here we have the exception vectors !
  244. */
  245. .text
  246. .balign 0x1000
  247. .globl interrupt_base_book3e
  248. interrupt_base_book3e: /* fake trap */
  249. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  250. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  251. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  252. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  253. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  254. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  255. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  256. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  257. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  258. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  259. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  260. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  261. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  262. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  263. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  264. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  265. EXCEPTION_STUB(0x260, perfmon)
  266. EXCEPTION_STUB(0x280, doorbell)
  267. EXCEPTION_STUB(0x2a0, doorbell_crit)
  268. EXCEPTION_STUB(0x2c0, guest_doorbell)
  269. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  270. EXCEPTION_STUB(0x300, hypercall)
  271. EXCEPTION_STUB(0x320, ehpriv)
  272. .globl interrupt_end_book3e
  273. interrupt_end_book3e:
  274. /* Critical Input Interrupt */
  275. START_EXCEPTION(critical_input);
  276. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  277. PROLOG_ADDITION_NONE)
  278. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
  279. // bl special_reg_save_crit
  280. // CHECK_NAPPING();
  281. // addi r3,r1,STACK_FRAME_OVERHEAD
  282. // bl .critical_exception
  283. // b ret_from_crit_except
  284. b .
  285. /* Machine Check Interrupt */
  286. START_EXCEPTION(machine_check);
  287. MC_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_MACHINE_CHECK,
  288. PROLOG_ADDITION_NONE)
  289. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
  290. // bl special_reg_save_mc
  291. // addi r3,r1,STACK_FRAME_OVERHEAD
  292. // CHECK_NAPPING();
  293. // bl .machine_check_exception
  294. // b ret_from_mc_except
  295. b .
  296. /* Data Storage Interrupt */
  297. START_EXCEPTION(data_storage)
  298. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  299. PROLOG_ADDITION_2REGS)
  300. mfspr r14,SPRN_DEAR
  301. mfspr r15,SPRN_ESR
  302. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
  303. b storage_fault_common
  304. /* Instruction Storage Interrupt */
  305. START_EXCEPTION(instruction_storage);
  306. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  307. PROLOG_ADDITION_2REGS)
  308. li r15,0
  309. mr r14,r10
  310. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
  311. b storage_fault_common
  312. /* External Input Interrupt */
  313. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  314. external_input, .do_IRQ, ACK_NONE)
  315. /* Alignment */
  316. START_EXCEPTION(alignment);
  317. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  318. PROLOG_ADDITION_2REGS)
  319. mfspr r14,SPRN_DEAR
  320. mfspr r15,SPRN_ESR
  321. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  322. b alignment_more /* no room, go out of line */
  323. /* Program Interrupt */
  324. START_EXCEPTION(program);
  325. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  326. PROLOG_ADDITION_1REG)
  327. mfspr r14,SPRN_ESR
  328. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
  329. std r14,_DSISR(r1)
  330. addi r3,r1,STACK_FRAME_OVERHEAD
  331. ld r14,PACA_EXGEN+EX_R14(r13)
  332. bl .save_nvgprs
  333. bl .program_check_exception
  334. b .ret_from_except
  335. /* Floating Point Unavailable Interrupt */
  336. START_EXCEPTION(fp_unavailable);
  337. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  338. PROLOG_ADDITION_NONE)
  339. /* we can probably do a shorter exception entry for that one... */
  340. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  341. ld r12,_MSR(r1)
  342. andi. r0,r12,MSR_PR;
  343. beq- 1f
  344. bl .load_up_fpu
  345. b fast_exception_return
  346. 1: INTS_DISABLE
  347. bl .save_nvgprs
  348. addi r3,r1,STACK_FRAME_OVERHEAD
  349. bl .kernel_fp_unavailable_exception
  350. b .ret_from_except
  351. /* Decrementer Interrupt */
  352. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  353. decrementer, .timer_interrupt, ACK_DEC)
  354. /* Fixed Interval Timer Interrupt */
  355. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  356. fixed_interval, .unknown_exception, ACK_FIT)
  357. /* Watchdog Timer Interrupt */
  358. START_EXCEPTION(watchdog);
  359. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  360. PROLOG_ADDITION_NONE)
  361. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
  362. // bl special_reg_save_crit
  363. // CHECK_NAPPING();
  364. // addi r3,r1,STACK_FRAME_OVERHEAD
  365. // bl .unknown_exception
  366. // b ret_from_crit_except
  367. b .
  368. /* System Call Interrupt */
  369. START_EXCEPTION(system_call)
  370. mr r9,r13 /* keep a copy of userland r13 */
  371. mfspr r11,SPRN_SRR0 /* get return address */
  372. mfspr r12,SPRN_SRR1 /* get previous MSR */
  373. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  374. b system_call_common
  375. /* Auxiliary Processor Unavailable Interrupt */
  376. START_EXCEPTION(ap_unavailable);
  377. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  378. PROLOG_ADDITION_NONE)
  379. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
  380. bl .save_nvgprs
  381. addi r3,r1,STACK_FRAME_OVERHEAD
  382. bl .unknown_exception
  383. b .ret_from_except
  384. /* Debug exception as a critical interrupt*/
  385. START_EXCEPTION(debug_crit);
  386. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  387. PROLOG_ADDITION_2REGS)
  388. /*
  389. * If there is a single step or branch-taken exception in an
  390. * exception entry sequence, it was probably meant to apply to
  391. * the code where the exception occurred (since exception entry
  392. * doesn't turn off DE automatically). We simulate the effect
  393. * of turning off DE on entry to an exception handler by turning
  394. * off DE in the CSRR1 value and clearing the debug status.
  395. */
  396. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  397. andis. r15,r14,DBSR_IC@h
  398. beq+ 1f
  399. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  400. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  401. cmpld cr0,r10,r14
  402. cmpld cr1,r10,r15
  403. blt+ cr0,1f
  404. bge+ cr1,1f
  405. /* here it looks like we got an inappropriate debug exception. */
  406. lis r14,DBSR_IC@h /* clear the IC event */
  407. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  408. mtspr SPRN_DBSR,r14
  409. mtspr SPRN_CSRR1,r11
  410. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  411. ld r1,PACA_EXCRIT+EX_R1(r13)
  412. ld r14,PACA_EXCRIT+EX_R14(r13)
  413. ld r15,PACA_EXCRIT+EX_R15(r13)
  414. mtcr r10
  415. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  416. ld r11,PACA_EXCRIT+EX_R11(r13)
  417. ld r13,PACA_EXCRIT+EX_R13(r13)
  418. rfci
  419. /* Normal debug exception */
  420. /* XXX We only handle coming from userspace for now since we can't
  421. * quite save properly an interrupted kernel state yet
  422. */
  423. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  424. beq kernel_dbg_exc; /* if from kernel mode */
  425. /* Now we mash up things to make it look like we are coming on a
  426. * normal exception
  427. */
  428. ld r15,PACA_EXCRIT+EX_R13(r13)
  429. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  430. mfspr r14,SPRN_DBSR
  431. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
  432. std r14,_DSISR(r1)
  433. addi r3,r1,STACK_FRAME_OVERHEAD
  434. mr r4,r14
  435. ld r14,PACA_EXCRIT+EX_R14(r13)
  436. ld r15,PACA_EXCRIT+EX_R15(r13)
  437. bl .save_nvgprs
  438. bl .DebugException
  439. b .ret_from_except
  440. kernel_dbg_exc:
  441. b . /* NYI */
  442. /* Debug exception as a debug interrupt*/
  443. START_EXCEPTION(debug_debug);
  444. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  445. PROLOG_ADDITION_2REGS)
  446. /*
  447. * If there is a single step or branch-taken exception in an
  448. * exception entry sequence, it was probably meant to apply to
  449. * the code where the exception occurred (since exception entry
  450. * doesn't turn off DE automatically). We simulate the effect
  451. * of turning off DE on entry to an exception handler by turning
  452. * off DE in the DSRR1 value and clearing the debug status.
  453. */
  454. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  455. andis. r15,r14,DBSR_IC@h
  456. beq+ 1f
  457. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  458. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  459. cmpld cr0,r10,r14
  460. cmpld cr1,r10,r15
  461. blt+ cr0,1f
  462. bge+ cr1,1f
  463. /* here it looks like we got an inappropriate debug exception. */
  464. lis r14,DBSR_IC@h /* clear the IC event */
  465. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  466. mtspr SPRN_DBSR,r14
  467. mtspr SPRN_DSRR1,r11
  468. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  469. ld r1,PACA_EXDBG+EX_R1(r13)
  470. ld r14,PACA_EXDBG+EX_R14(r13)
  471. ld r15,PACA_EXDBG+EX_R15(r13)
  472. mtcr r10
  473. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  474. ld r11,PACA_EXDBG+EX_R11(r13)
  475. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  476. rfdi
  477. /* Normal debug exception */
  478. /* XXX We only handle coming from userspace for now since we can't
  479. * quite save properly an interrupted kernel state yet
  480. */
  481. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  482. beq kernel_dbg_exc; /* if from kernel mode */
  483. /* Now we mash up things to make it look like we are coming on a
  484. * normal exception
  485. */
  486. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  487. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  488. mfspr r14,SPRN_DBSR
  489. EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
  490. std r14,_DSISR(r1)
  491. addi r3,r1,STACK_FRAME_OVERHEAD
  492. mr r4,r14
  493. ld r14,PACA_EXDBG+EX_R14(r13)
  494. ld r15,PACA_EXDBG+EX_R15(r13)
  495. bl .save_nvgprs
  496. bl .DebugException
  497. b .ret_from_except
  498. START_EXCEPTION(perfmon);
  499. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  500. PROLOG_ADDITION_NONE)
  501. EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
  502. addi r3,r1,STACK_FRAME_OVERHEAD
  503. bl .performance_monitor_exception
  504. b .ret_from_except_lite
  505. /* Doorbell interrupt */
  506. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  507. doorbell, .doorbell_exception, ACK_NONE)
  508. /* Doorbell critical Interrupt */
  509. START_EXCEPTION(doorbell_crit);
  510. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  511. PROLOG_ADDITION_NONE)
  512. // EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
  513. // bl special_reg_save_crit
  514. // CHECK_NAPPING();
  515. // addi r3,r1,STACK_FRAME_OVERHEAD
  516. // bl .doorbell_critical_exception
  517. // b ret_from_crit_except
  518. b .
  519. /*
  520. * Guest doorbell interrupt
  521. * This general exception use GSRRx save/restore registers
  522. */
  523. START_EXCEPTION(guest_doorbell);
  524. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  525. PROLOG_ADDITION_NONE)
  526. EXCEPTION_COMMON(0x2c0, PACA_EXGEN, INTS_KEEP)
  527. addi r3,r1,STACK_FRAME_OVERHEAD
  528. bl .save_nvgprs
  529. INTS_RESTORE_HARD
  530. bl .unknown_exception
  531. b .ret_from_except
  532. /* Guest Doorbell critical Interrupt */
  533. START_EXCEPTION(guest_doorbell_crit);
  534. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  535. PROLOG_ADDITION_NONE)
  536. // EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
  537. // bl special_reg_save_crit
  538. // CHECK_NAPPING();
  539. // addi r3,r1,STACK_FRAME_OVERHEAD
  540. // bl .guest_doorbell_critical_exception
  541. // b ret_from_crit_except
  542. b .
  543. /* Hypervisor call */
  544. START_EXCEPTION(hypercall);
  545. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  546. PROLOG_ADDITION_NONE)
  547. EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
  548. addi r3,r1,STACK_FRAME_OVERHEAD
  549. bl .save_nvgprs
  550. INTS_RESTORE_HARD
  551. bl .unknown_exception
  552. b .ret_from_except
  553. /* Embedded Hypervisor priviledged */
  554. START_EXCEPTION(ehpriv);
  555. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  556. PROLOG_ADDITION_NONE)
  557. EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
  558. addi r3,r1,STACK_FRAME_OVERHEAD
  559. bl .save_nvgprs
  560. INTS_RESTORE_HARD
  561. bl .unknown_exception
  562. b .ret_from_except
  563. /*
  564. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  565. * accordingly and if the interrupt is level sensitive, we hard disable
  566. */
  567. .macro masked_interrupt_book3e paca_irq full_mask
  568. lbz r10,PACAIRQHAPPENED(r13)
  569. ori r10,r10,\paca_irq
  570. stb r10,PACAIRQHAPPENED(r13)
  571. .if \full_mask == 1
  572. rldicl r10,r11,48,1 /* clear MSR_EE */
  573. rotldi r11,r10,16
  574. mtspr SPRN_SRR1,r11
  575. .endif
  576. lwz r11,PACA_EXGEN+EX_CR(r13)
  577. mtcr r11
  578. ld r10,PACA_EXGEN+EX_R10(r13)
  579. ld r11,PACA_EXGEN+EX_R11(r13)
  580. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  581. rfi
  582. b .
  583. .endm
  584. masked_interrupt_book3e_0x500:
  585. // XXX When adding support for EPR, use PACA_IRQ_EE_EDGE
  586. masked_interrupt_book3e PACA_IRQ_EE 1
  587. masked_interrupt_book3e_0x900:
  588. ACK_DEC(r10);
  589. masked_interrupt_book3e PACA_IRQ_DEC 0
  590. masked_interrupt_book3e_0x980:
  591. ACK_FIT(r10);
  592. masked_interrupt_book3e PACA_IRQ_DEC 0
  593. masked_interrupt_book3e_0x280:
  594. masked_interrupt_book3e_0x2c0:
  595. masked_interrupt_book3e PACA_IRQ_DBELL 0
  596. /*
  597. * Called from arch_local_irq_enable when an interrupt needs
  598. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  599. * to indicate the kind of interrupt. MSR:EE is already off.
  600. * We generate a stackframe like if a real interrupt had happened.
  601. *
  602. * Note: While MSR:EE is off, we need to make sure that _MSR
  603. * in the generated frame has EE set to 1 or the exception
  604. * handler will not properly re-enable them.
  605. */
  606. _GLOBAL(__replay_interrupt)
  607. /* We are going to jump to the exception common code which
  608. * will retrieve various register values from the PACA which
  609. * we don't give a damn about.
  610. */
  611. mflr r10
  612. mfmsr r11
  613. mfcr r4
  614. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  615. std r1,PACA_EXGEN+EX_R1(r13);
  616. stw r4,PACA_EXGEN+EX_CR(r13);
  617. ori r11,r11,MSR_EE
  618. subi r1,r1,INT_FRAME_SIZE;
  619. cmpwi cr0,r3,0x500
  620. beq exc_0x500_common
  621. cmpwi cr0,r3,0x900
  622. beq exc_0x900_common
  623. cmpwi cr0,r3,0x280
  624. beq exc_0x280_common
  625. blr
  626. /*
  627. * This is called from 0x300 and 0x400 handlers after the prologs with
  628. * r14 and r15 containing the fault address and error code, with the
  629. * original values stashed away in the PACA
  630. */
  631. storage_fault_common:
  632. std r14,_DAR(r1)
  633. std r15,_DSISR(r1)
  634. addi r3,r1,STACK_FRAME_OVERHEAD
  635. mr r4,r14
  636. mr r5,r15
  637. ld r14,PACA_EXGEN+EX_R14(r13)
  638. ld r15,PACA_EXGEN+EX_R15(r13)
  639. bl .do_page_fault
  640. cmpdi r3,0
  641. bne- 1f
  642. b .ret_from_except_lite
  643. 1: bl .save_nvgprs
  644. mr r5,r3
  645. addi r3,r1,STACK_FRAME_OVERHEAD
  646. ld r4,_DAR(r1)
  647. bl .bad_page_fault
  648. b .ret_from_except
  649. /*
  650. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  651. * continues here.
  652. */
  653. alignment_more:
  654. std r14,_DAR(r1)
  655. std r15,_DSISR(r1)
  656. addi r3,r1,STACK_FRAME_OVERHEAD
  657. ld r14,PACA_EXGEN+EX_R14(r13)
  658. ld r15,PACA_EXGEN+EX_R15(r13)
  659. bl .save_nvgprs
  660. INTS_RESTORE_HARD
  661. bl .alignment_exception
  662. b .ret_from_except
  663. /*
  664. * We branch here from entry_64.S for the last stage of the exception
  665. * return code path. MSR:EE is expected to be off at that point
  666. */
  667. _GLOBAL(exception_return_book3e)
  668. b 1f
  669. /* This is the return from load_up_fpu fast path which could do with
  670. * less GPR restores in fact, but for now we have a single return path
  671. */
  672. .globl fast_exception_return
  673. fast_exception_return:
  674. wrteei 0
  675. 1: mr r0,r13
  676. ld r10,_MSR(r1)
  677. REST_4GPRS(2, r1)
  678. andi. r6,r10,MSR_PR
  679. REST_2GPRS(6, r1)
  680. beq 1f
  681. ACCOUNT_CPU_USER_EXIT(r10, r11)
  682. ld r0,GPR13(r1)
  683. 1: stdcx. r0,0,r1 /* to clear the reservation */
  684. ld r8,_CCR(r1)
  685. ld r9,_LINK(r1)
  686. ld r10,_CTR(r1)
  687. ld r11,_XER(r1)
  688. mtcr r8
  689. mtlr r9
  690. mtctr r10
  691. mtxer r11
  692. REST_2GPRS(8, r1)
  693. ld r10,GPR10(r1)
  694. ld r11,GPR11(r1)
  695. ld r12,GPR12(r1)
  696. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  697. std r10,PACA_EXGEN+EX_R10(r13);
  698. std r11,PACA_EXGEN+EX_R11(r13);
  699. ld r10,_NIP(r1)
  700. ld r11,_MSR(r1)
  701. ld r0,GPR0(r1)
  702. ld r1,GPR1(r1)
  703. mtspr SPRN_SRR0,r10
  704. mtspr SPRN_SRR1,r11
  705. ld r10,PACA_EXGEN+EX_R10(r13)
  706. ld r11,PACA_EXGEN+EX_R11(r13)
  707. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  708. rfi
  709. /*
  710. * Trampolines used when spotting a bad kernel stack pointer in
  711. * the exception entry code.
  712. *
  713. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  714. * index around, etc... to handle crit & mcheck
  715. */
  716. BAD_STACK_TRAMPOLINE(0x000)
  717. BAD_STACK_TRAMPOLINE(0x100)
  718. BAD_STACK_TRAMPOLINE(0x200)
  719. BAD_STACK_TRAMPOLINE(0x260)
  720. BAD_STACK_TRAMPOLINE(0x280)
  721. BAD_STACK_TRAMPOLINE(0x2a0)
  722. BAD_STACK_TRAMPOLINE(0x2c0)
  723. BAD_STACK_TRAMPOLINE(0x2e0)
  724. BAD_STACK_TRAMPOLINE(0x300)
  725. BAD_STACK_TRAMPOLINE(0x310)
  726. BAD_STACK_TRAMPOLINE(0x320)
  727. BAD_STACK_TRAMPOLINE(0x400)
  728. BAD_STACK_TRAMPOLINE(0x500)
  729. BAD_STACK_TRAMPOLINE(0x600)
  730. BAD_STACK_TRAMPOLINE(0x700)
  731. BAD_STACK_TRAMPOLINE(0x800)
  732. BAD_STACK_TRAMPOLINE(0x900)
  733. BAD_STACK_TRAMPOLINE(0x980)
  734. BAD_STACK_TRAMPOLINE(0x9f0)
  735. BAD_STACK_TRAMPOLINE(0xa00)
  736. BAD_STACK_TRAMPOLINE(0xb00)
  737. BAD_STACK_TRAMPOLINE(0xc00)
  738. BAD_STACK_TRAMPOLINE(0xd00)
  739. BAD_STACK_TRAMPOLINE(0xd08)
  740. BAD_STACK_TRAMPOLINE(0xe00)
  741. BAD_STACK_TRAMPOLINE(0xf00)
  742. BAD_STACK_TRAMPOLINE(0xf20)
  743. .globl bad_stack_book3e
  744. bad_stack_book3e:
  745. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  746. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  747. ld r1,PACAEMERGSP(r13)
  748. subi r1,r1,64+INT_FRAME_SIZE
  749. std r10,_NIP(r1)
  750. std r11,_MSR(r1)
  751. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  752. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  753. std r10,GPR1(r1)
  754. std r11,_CCR(r1)
  755. mfspr r10,SPRN_DEAR
  756. mfspr r11,SPRN_ESR
  757. std r10,_DAR(r1)
  758. std r11,_DSISR(r1)
  759. std r0,GPR0(r1); /* save r0 in stackframe */ \
  760. std r2,GPR2(r1); /* save r2 in stackframe */ \
  761. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  762. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  763. std r9,GPR9(r1); /* save r9 in stackframe */ \
  764. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  765. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  766. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  767. std r3,GPR10(r1); /* save r10 to stackframe */ \
  768. std r4,GPR11(r1); /* save r11 to stackframe */ \
  769. std r12,GPR12(r1); /* save r12 in stackframe */ \
  770. std r5,GPR13(r1); /* save it to stackframe */ \
  771. mflr r10
  772. mfctr r11
  773. mfxer r12
  774. std r10,_LINK(r1)
  775. std r11,_CTR(r1)
  776. std r12,_XER(r1)
  777. SAVE_10GPRS(14,r1)
  778. SAVE_8GPRS(24,r1)
  779. lhz r12,PACA_TRAP_SAVE(r13)
  780. std r12,_TRAP(r1)
  781. addi r11,r1,INT_FRAME_SIZE
  782. std r11,0(r1)
  783. li r12,0
  784. std r12,0(r11)
  785. ld r2,PACATOC(r13)
  786. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  787. bl .kernel_bad_stack
  788. b 1b
  789. /*
  790. * Setup the initial TLB for a core. This current implementation
  791. * assume that whatever we are running off will not conflict with
  792. * the new mapping at PAGE_OFFSET.
  793. */
  794. _GLOBAL(initial_tlb_book3e)
  795. /* Look for the first TLB with IPROT set */
  796. mfspr r4,SPRN_TLB0CFG
  797. andi. r3,r4,TLBnCFG_IPROT
  798. lis r3,MAS0_TLBSEL(0)@h
  799. bne found_iprot
  800. mfspr r4,SPRN_TLB1CFG
  801. andi. r3,r4,TLBnCFG_IPROT
  802. lis r3,MAS0_TLBSEL(1)@h
  803. bne found_iprot
  804. mfspr r4,SPRN_TLB2CFG
  805. andi. r3,r4,TLBnCFG_IPROT
  806. lis r3,MAS0_TLBSEL(2)@h
  807. bne found_iprot
  808. lis r3,MAS0_TLBSEL(3)@h
  809. mfspr r4,SPRN_TLB3CFG
  810. /* fall through */
  811. found_iprot:
  812. andi. r5,r4,TLBnCFG_HES
  813. bne have_hes
  814. mflr r8 /* save LR */
  815. /* 1. Find the index of the entry we're executing in
  816. *
  817. * r3 = MAS0_TLBSEL (for the iprot array)
  818. * r4 = SPRN_TLBnCFG
  819. */
  820. bl invstr /* Find our address */
  821. invstr: mflr r6 /* Make it accessible */
  822. mfmsr r7
  823. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  824. mfspr r7,SPRN_PID
  825. slwi r7,r7,16
  826. or r7,r7,r5
  827. mtspr SPRN_MAS6,r7
  828. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  829. mfspr r3,SPRN_MAS0
  830. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  831. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  832. oris r7,r7,MAS1_IPROT@h
  833. mtspr SPRN_MAS1,r7
  834. tlbwe
  835. /* 2. Invalidate all entries except the entry we're executing in
  836. *
  837. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  838. * r4 = SPRN_TLBnCFG
  839. * r5 = ESEL of entry we are running in
  840. */
  841. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  842. li r6,0 /* Set Entry counter to 0 */
  843. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  844. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  845. mtspr SPRN_MAS0,r7
  846. tlbre
  847. mfspr r7,SPRN_MAS1
  848. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  849. cmpw r5,r6
  850. beq skpinv /* Dont update the current execution TLB */
  851. mtspr SPRN_MAS1,r7
  852. tlbwe
  853. isync
  854. skpinv: addi r6,r6,1 /* Increment */
  855. cmpw r6,r4 /* Are we done? */
  856. bne 1b /* If not, repeat */
  857. /* Invalidate all TLBs */
  858. PPC_TLBILX_ALL(0,R0)
  859. sync
  860. isync
  861. /* 3. Setup a temp mapping and jump to it
  862. *
  863. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  864. * r5 = ESEL of entry we are running in
  865. */
  866. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  867. addi r7,r7,0x1
  868. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  869. mtspr SPRN_MAS0,r4
  870. tlbre
  871. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  872. mtspr SPRN_MAS0,r4
  873. mfspr r7,SPRN_MAS1
  874. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  875. mtspr SPRN_MAS1,r6
  876. tlbwe
  877. mfmsr r6
  878. xori r6,r6,MSR_IS
  879. mtspr SPRN_SRR1,r6
  880. bl 1f /* Find our address */
  881. 1: mflr r6
  882. addi r6,r6,(2f - 1b)
  883. mtspr SPRN_SRR0,r6
  884. rfi
  885. 2:
  886. /* 4. Clear out PIDs & Search info
  887. *
  888. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  889. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  890. * r5 = MAS3
  891. */
  892. li r6,0
  893. mtspr SPRN_MAS6,r6
  894. mtspr SPRN_PID,r6
  895. /* 5. Invalidate mapping we started in
  896. *
  897. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  898. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  899. * r5 = MAS3
  900. */
  901. mtspr SPRN_MAS0,r3
  902. tlbre
  903. mfspr r6,SPRN_MAS1
  904. rlwinm r6,r6,0,2,0 /* clear IPROT */
  905. mtspr SPRN_MAS1,r6
  906. tlbwe
  907. /* Invalidate TLB1 */
  908. PPC_TLBILX_ALL(0,R0)
  909. sync
  910. isync
  911. /* The mapping only needs to be cache-coherent on SMP */
  912. #ifdef CONFIG_SMP
  913. #define M_IF_SMP MAS2_M
  914. #else
  915. #define M_IF_SMP 0
  916. #endif
  917. /* 6. Setup KERNELBASE mapping in TLB[0]
  918. *
  919. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  920. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  921. * r5 = MAS3
  922. */
  923. rlwinm r3,r3,0,16,3 /* clear ESEL */
  924. mtspr SPRN_MAS0,r3
  925. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  926. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  927. mtspr SPRN_MAS1,r6
  928. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  929. mtspr SPRN_MAS2,r6
  930. rlwinm r5,r5,0,0,25
  931. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  932. mtspr SPRN_MAS3,r5
  933. li r5,-1
  934. rlwinm r5,r5,0,0,25
  935. tlbwe
  936. /* 7. Jump to KERNELBASE mapping
  937. *
  938. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  939. */
  940. /* Now we branch the new virtual address mapped by this entry */
  941. LOAD_REG_IMMEDIATE(r6,2f)
  942. lis r7,MSR_KERNEL@h
  943. ori r7,r7,MSR_KERNEL@l
  944. mtspr SPRN_SRR0,r6
  945. mtspr SPRN_SRR1,r7
  946. rfi /* start execution out of TLB1[0] entry */
  947. 2:
  948. /* 8. Clear out the temp mapping
  949. *
  950. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  951. */
  952. mtspr SPRN_MAS0,r4
  953. tlbre
  954. mfspr r5,SPRN_MAS1
  955. rlwinm r5,r5,0,2,0 /* clear IPROT */
  956. mtspr SPRN_MAS1,r5
  957. tlbwe
  958. /* Invalidate TLB1 */
  959. PPC_TLBILX_ALL(0,R0)
  960. sync
  961. isync
  962. /* We translate LR and return */
  963. tovirt(r8,r8)
  964. mtlr r8
  965. blr
  966. have_hes:
  967. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  968. * kernel linear mapping. We also set MAS8 once for all here though
  969. * that will have to be made dependent on whether we are running under
  970. * a hypervisor I suppose.
  971. */
  972. /* BEWARE, MAGIC
  973. * This code is called as an ordinary function on the boot CPU. But to
  974. * avoid duplication, this code is also used in SCOM bringup of
  975. * secondary CPUs. We read the code between the initial_tlb_code_start
  976. * and initial_tlb_code_end labels one instruction at a time and RAM it
  977. * into the new core via SCOM. That doesn't process branches, so there
  978. * must be none between those two labels. It also means if this code
  979. * ever takes any parameters, the SCOM code must also be updated to
  980. * provide them.
  981. */
  982. .globl a2_tlbinit_code_start
  983. a2_tlbinit_code_start:
  984. ori r11,r3,MAS0_WQ_ALLWAYS
  985. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  986. mtspr SPRN_MAS0,r11
  987. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  988. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  989. mtspr SPRN_MAS1,r3
  990. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  991. mtspr SPRN_MAS2,r3
  992. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  993. mtspr SPRN_MAS7_MAS3,r3
  994. li r3,0
  995. mtspr SPRN_MAS8,r3
  996. /* Write the TLB entry */
  997. tlbwe
  998. .globl a2_tlbinit_after_linear_map
  999. a2_tlbinit_after_linear_map:
  1000. /* Now we branch the new virtual address mapped by this entry */
  1001. LOAD_REG_IMMEDIATE(r3,1f)
  1002. mtctr r3
  1003. bctr
  1004. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  1005. * else (including IPROTed things left by firmware)
  1006. * r4 = TLBnCFG
  1007. * r3 = current address (more or less)
  1008. */
  1009. li r5,0
  1010. mtspr SPRN_MAS6,r5
  1011. tlbsx 0,r3
  1012. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1013. rlwinm r10,r4,8,0xff
  1014. addi r10,r10,-1 /* Get inner loop mask */
  1015. li r3,1
  1016. mfspr r5,SPRN_MAS1
  1017. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1018. mfspr r6,SPRN_MAS2
  1019. rldicr r6,r6,0,51 /* Extract EPN */
  1020. mfspr r7,SPRN_MAS0
  1021. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1022. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1023. 2: add r4,r3,r8
  1024. and r4,r4,r10
  1025. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1026. mtspr SPRN_MAS0,r7
  1027. mtspr SPRN_MAS1,r5
  1028. mtspr SPRN_MAS2,r6
  1029. tlbwe
  1030. addi r3,r3,1
  1031. and. r4,r3,r10
  1032. bne 3f
  1033. addis r6,r6,(1<<30)@h
  1034. 3:
  1035. cmpw r3,r9
  1036. blt 2b
  1037. .globl a2_tlbinit_after_iprot_flush
  1038. a2_tlbinit_after_iprot_flush:
  1039. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  1040. /* Now establish early debug mappings if applicable */
  1041. /* Restore the MAS0 we used for linear mapping load */
  1042. mtspr SPRN_MAS0,r11
  1043. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1044. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  1045. mtspr SPRN_MAS1,r3
  1046. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  1047. mtspr SPRN_MAS2,r3
  1048. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  1049. mtspr SPRN_MAS7_MAS3,r3
  1050. /* re-use the MAS8 value from the linear mapping */
  1051. tlbwe
  1052. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  1053. PPC_TLBILX(0,0,R0)
  1054. sync
  1055. isync
  1056. .globl a2_tlbinit_code_end
  1057. a2_tlbinit_code_end:
  1058. /* We translate LR and return */
  1059. mflr r3
  1060. tovirt(r3,r3)
  1061. mtlr r3
  1062. blr
  1063. /*
  1064. * Main entry (boot CPU, thread 0)
  1065. *
  1066. * We enter here from head_64.S, possibly after the prom_init trampoline
  1067. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1068. * mode. Anything else is as it was left by the bootloader
  1069. *
  1070. * Initial requirements of this port:
  1071. *
  1072. * - Kernel loaded at 0 physical
  1073. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1074. * - MSR:IS & MSR:DS set to 0
  1075. *
  1076. * Note that some of the above requirements will be relaxed in the future
  1077. * as the kernel becomes smarter at dealing with different initial conditions
  1078. * but for now you have to be careful
  1079. */
  1080. _GLOBAL(start_initialization_book3e)
  1081. mflr r28
  1082. /* First, we need to setup some initial TLBs to map the kernel
  1083. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1084. * and always use AS 0, so we just set it up to match our link
  1085. * address and never use 0 based addresses.
  1086. */
  1087. bl .initial_tlb_book3e
  1088. /* Init global core bits */
  1089. bl .init_core_book3e
  1090. /* Init per-thread bits */
  1091. bl .init_thread_book3e
  1092. /* Return to common init code */
  1093. tovirt(r28,r28)
  1094. mtlr r28
  1095. blr
  1096. /*
  1097. * Secondary core/processor entry
  1098. *
  1099. * This is entered for thread 0 of a secondary core, all other threads
  1100. * are expected to be stopped. It's similar to start_initialization_book3e
  1101. * except that it's generally entered from the holding loop in head_64.S
  1102. * after CPUs have been gathered by Open Firmware.
  1103. *
  1104. * We assume we are in 32 bits mode running with whatever TLB entry was
  1105. * set for us by the firmware or POR engine.
  1106. */
  1107. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1108. li r4,1
  1109. b .generic_secondary_smp_init
  1110. _GLOBAL(book3e_secondary_core_init)
  1111. mflr r28
  1112. /* Do we need to setup initial TLB entry ? */
  1113. cmplwi r4,0
  1114. bne 2f
  1115. /* Setup TLB for this core */
  1116. bl .initial_tlb_book3e
  1117. /* We can return from the above running at a different
  1118. * address, so recalculate r2 (TOC)
  1119. */
  1120. bl .relative_toc
  1121. /* Init global core bits */
  1122. 2: bl .init_core_book3e
  1123. /* Init per-thread bits */
  1124. 3: bl .init_thread_book3e
  1125. /* Return to common init code at proper virtual address.
  1126. *
  1127. * Due to various previous assumptions, we know we entered this
  1128. * function at either the final PAGE_OFFSET mapping or using a
  1129. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1130. * here, we just ensure the return address has the right top bits.
  1131. *
  1132. * Note that if we ever want to be smarter about where we can be
  1133. * started from, we have to be careful that by the time we reach
  1134. * the code below we may already be running at a different location
  1135. * than the one we were called from since initial_tlb_book3e can
  1136. * have moved us already.
  1137. */
  1138. cmpdi cr0,r28,0
  1139. blt 1f
  1140. lis r3,PAGE_OFFSET@highest
  1141. sldi r3,r3,32
  1142. or r28,r28,r3
  1143. 1: mtlr r28
  1144. blr
  1145. _GLOBAL(book3e_secondary_thread_init)
  1146. mflr r28
  1147. b 3b
  1148. _STATIC(init_core_book3e)
  1149. /* Establish the interrupt vector base */
  1150. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1151. mtspr SPRN_IVPR,r3
  1152. sync
  1153. blr
  1154. _STATIC(init_thread_book3e)
  1155. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1156. mtspr SPRN_EPCR,r3
  1157. /* Make sure interrupts are off */
  1158. wrteei 0
  1159. /* disable all timers and clear out status */
  1160. li r3,0
  1161. mtspr SPRN_TCR,r3
  1162. mfspr r3,SPRN_TSR
  1163. mtspr SPRN_TSR,r3
  1164. blr
  1165. _GLOBAL(__setup_base_ivors)
  1166. SET_IVOR(0, 0x020) /* Critical Input */
  1167. SET_IVOR(1, 0x000) /* Machine Check */
  1168. SET_IVOR(2, 0x060) /* Data Storage */
  1169. SET_IVOR(3, 0x080) /* Instruction Storage */
  1170. SET_IVOR(4, 0x0a0) /* External Input */
  1171. SET_IVOR(5, 0x0c0) /* Alignment */
  1172. SET_IVOR(6, 0x0e0) /* Program */
  1173. SET_IVOR(7, 0x100) /* FP Unavailable */
  1174. SET_IVOR(8, 0x120) /* System Call */
  1175. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1176. SET_IVOR(10, 0x160) /* Decrementer */
  1177. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1178. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1179. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1180. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1181. SET_IVOR(15, 0x040) /* Debug */
  1182. sync
  1183. blr
  1184. _GLOBAL(setup_perfmon_ivor)
  1185. SET_IVOR(35, 0x260) /* Performance Monitor */
  1186. blr
  1187. _GLOBAL(setup_doorbell_ivors)
  1188. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1189. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1190. blr
  1191. _GLOBAL(setup_ehv_ivors)
  1192. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1193. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1194. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1195. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1196. blr