mpc5121.dtsi 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /*
  2. * base MPC5121 Device Tree Source
  3. *
  4. * Copyright 2007-2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "mpc5121";
  14. compatible = "fsl,mpc5121";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. interrupt-parent = <&ipic>;
  18. aliases {
  19. ethernet0 = &eth0;
  20. pci = &pci;
  21. };
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. PowerPC,5121@0 {
  26. device_type = "cpu";
  27. reg = <0>;
  28. d-cache-line-size = <0x20>; /* 32 bytes */
  29. i-cache-line-size = <0x20>; /* 32 bytes */
  30. d-cache-size = <0x8000>; /* L1, 32K */
  31. i-cache-size = <0x8000>; /* L1, 32K */
  32. timebase-frequency = <49500000>;/* 49.5 MHz (csb/4) */
  33. bus-frequency = <198000000>; /* 198 MHz csb bus */
  34. clock-frequency = <396000000>; /* 396 MHz ppc core */
  35. };
  36. };
  37. memory {
  38. device_type = "memory";
  39. reg = <0x00000000 0x10000000>; /* 256MB at 0 */
  40. };
  41. mbx@20000000 {
  42. compatible = "fsl,mpc5121-mbx";
  43. reg = <0x20000000 0x4000>;
  44. interrupts = <66 0x8>;
  45. };
  46. sram@30000000 {
  47. compatible = "fsl,mpc5121-sram";
  48. reg = <0x30000000 0x20000>; /* 128K at 0x30000000 */
  49. };
  50. nfc@40000000 {
  51. compatible = "fsl,mpc5121-nfc";
  52. reg = <0x40000000 0x100000>; /* 1M at 0x40000000 */
  53. interrupts = <6 8>;
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. };
  57. localbus@80000020 {
  58. compatible = "fsl,mpc5121-localbus";
  59. #address-cells = <2>;
  60. #size-cells = <1>;
  61. reg = <0x80000020 0x40>;
  62. interrupts = <7 0x8>;
  63. ranges = <0x0 0x0 0xfc000000 0x04000000>;
  64. };
  65. soc@80000000 {
  66. compatible = "fsl,mpc5121-immr";
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. #interrupt-cells = <2>;
  70. ranges = <0x0 0x80000000 0x400000>;
  71. reg = <0x80000000 0x400000>;
  72. bus-frequency = <66000000>; /* 66 MHz ips bus */
  73. /*
  74. * IPIC
  75. * interrupts cell = <intr #, sense>
  76. * sense values match linux IORESOURCE_IRQ_* defines:
  77. * sense == 8: Level, low assertion
  78. * sense == 2: Edge, high-to-low change
  79. */
  80. ipic: interrupt-controller@c00 {
  81. compatible = "fsl,mpc5121-ipic", "fsl,ipic";
  82. interrupt-controller;
  83. #address-cells = <0>;
  84. #interrupt-cells = <2>;
  85. reg = <0xc00 0x100>;
  86. };
  87. /* Watchdog timer */
  88. wdt@900 {
  89. compatible = "fsl,mpc5121-wdt";
  90. reg = <0x900 0x100>;
  91. };
  92. /* Real time clock */
  93. rtc@a00 {
  94. compatible = "fsl,mpc5121-rtc";
  95. reg = <0xa00 0x100>;
  96. interrupts = <79 0x8 80 0x8>;
  97. };
  98. /* Reset module */
  99. reset@e00 {
  100. compatible = "fsl,mpc5121-reset";
  101. reg = <0xe00 0x100>;
  102. };
  103. /* Clock control */
  104. clock@f00 {
  105. compatible = "fsl,mpc5121-clock";
  106. reg = <0xf00 0x100>;
  107. };
  108. /* Power Management Controller */
  109. pmc@1000{
  110. compatible = "fsl,mpc5121-pmc";
  111. reg = <0x1000 0x100>;
  112. interrupts = <83 0x8>;
  113. };
  114. gpio@1100 {
  115. compatible = "fsl,mpc5121-gpio";
  116. reg = <0x1100 0x100>;
  117. interrupts = <78 0x8>;
  118. };
  119. can@1300 {
  120. compatible = "fsl,mpc5121-mscan";
  121. reg = <0x1300 0x80>;
  122. interrupts = <12 0x8>;
  123. };
  124. can@1380 {
  125. compatible = "fsl,mpc5121-mscan";
  126. reg = <0x1380 0x80>;
  127. interrupts = <13 0x8>;
  128. };
  129. sdhc@1500 {
  130. compatible = "fsl,mpc5121-sdhc";
  131. reg = <0x1500 0x100>;
  132. interrupts = <8 0x8>;
  133. };
  134. i2c@1700 {
  135. #address-cells = <1>;
  136. #size-cells = <0>;
  137. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  138. reg = <0x1700 0x20>;
  139. interrupts = <9 0x8>;
  140. };
  141. i2c@1720 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  145. reg = <0x1720 0x20>;
  146. interrupts = <10 0x8>;
  147. };
  148. i2c@1740 {
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. compatible = "fsl,mpc5121-i2c", "fsl-i2c";
  152. reg = <0x1740 0x20>;
  153. interrupts = <11 0x8>;
  154. };
  155. i2ccontrol@1760 {
  156. compatible = "fsl,mpc5121-i2c-ctrl";
  157. reg = <0x1760 0x8>;
  158. };
  159. axe@2000 {
  160. compatible = "fsl,mpc5121-axe";
  161. reg = <0x2000 0x100>;
  162. interrupts = <42 0x8>;
  163. };
  164. display@2100 {
  165. compatible = "fsl,mpc5121-diu";
  166. reg = <0x2100 0x100>;
  167. interrupts = <64 0x8>;
  168. };
  169. can@2300 {
  170. compatible = "fsl,mpc5121-mscan";
  171. reg = <0x2300 0x80>;
  172. interrupts = <90 0x8>;
  173. };
  174. can@2380 {
  175. compatible = "fsl,mpc5121-mscan";
  176. reg = <0x2380 0x80>;
  177. interrupts = <91 0x8>;
  178. };
  179. viu@2400 {
  180. compatible = "fsl,mpc5121-viu";
  181. reg = <0x2400 0x400>;
  182. interrupts = <67 0x8>;
  183. };
  184. mdio@2800 {
  185. compatible = "fsl,mpc5121-fec-mdio";
  186. reg = <0x2800 0x800>;
  187. #address-cells = <1>;
  188. #size-cells = <0>;
  189. };
  190. eth0: ethernet@2800 {
  191. device_type = "network";
  192. compatible = "fsl,mpc5121-fec";
  193. reg = <0x2800 0x800>;
  194. local-mac-address = [ 00 00 00 00 00 00 ];
  195. interrupts = <4 0x8>;
  196. };
  197. /* USB1 using external ULPI PHY */
  198. usb@3000 {
  199. compatible = "fsl,mpc5121-usb2-dr";
  200. reg = <0x3000 0x600>;
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. interrupts = <43 0x8>;
  204. dr_mode = "otg";
  205. phy_type = "ulpi";
  206. };
  207. /* USB0 using internal UTMI PHY */
  208. usb@4000 {
  209. compatible = "fsl,mpc5121-usb2-dr";
  210. reg = <0x4000 0x600>;
  211. #address-cells = <1>;
  212. #size-cells = <0>;
  213. interrupts = <44 0x8>;
  214. dr_mode = "otg";
  215. phy_type = "utmi_wide";
  216. };
  217. /* IO control */
  218. ioctl@a000 {
  219. compatible = "fsl,mpc5121-ioctl";
  220. reg = <0xA000 0x1000>;
  221. };
  222. /* LocalPlus controller */
  223. lpc@10000 {
  224. compatible = "fsl,mpc5121-lpc";
  225. reg = <0x10000 0x200>;
  226. };
  227. pata@10200 {
  228. compatible = "fsl,mpc5121-pata";
  229. reg = <0x10200 0x100>;
  230. interrupts = <5 0x8>;
  231. };
  232. /* 512x PSCs are not 52xx PSC compatible */
  233. /* PSC0 */
  234. psc@11000 {
  235. compatible = "fsl,mpc5121-psc";
  236. reg = <0x11000 0x100>;
  237. interrupts = <40 0x8>;
  238. fsl,rx-fifo-size = <16>;
  239. fsl,tx-fifo-size = <16>;
  240. };
  241. /* PSC1 */
  242. psc@11100 {
  243. compatible = "fsl,mpc5121-psc";
  244. reg = <0x11100 0x100>;
  245. interrupts = <40 0x8>;
  246. fsl,rx-fifo-size = <16>;
  247. fsl,tx-fifo-size = <16>;
  248. };
  249. /* PSC2 */
  250. psc@11200 {
  251. compatible = "fsl,mpc5121-psc";
  252. reg = <0x11200 0x100>;
  253. interrupts = <40 0x8>;
  254. fsl,rx-fifo-size = <16>;
  255. fsl,tx-fifo-size = <16>;
  256. };
  257. /* PSC3 */
  258. psc@11300 {
  259. compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
  260. reg = <0x11300 0x100>;
  261. interrupts = <40 0x8>;
  262. fsl,rx-fifo-size = <16>;
  263. fsl,tx-fifo-size = <16>;
  264. };
  265. /* PSC4 */
  266. psc@11400 {
  267. compatible = "fsl,mpc5121-psc-uart", "fsl,mpc5121-psc";
  268. reg = <0x11400 0x100>;
  269. interrupts = <40 0x8>;
  270. fsl,rx-fifo-size = <16>;
  271. fsl,tx-fifo-size = <16>;
  272. };
  273. /* PSC5 */
  274. psc@11500 {
  275. compatible = "fsl,mpc5121-psc";
  276. reg = <0x11500 0x100>;
  277. interrupts = <40 0x8>;
  278. fsl,rx-fifo-size = <16>;
  279. fsl,tx-fifo-size = <16>;
  280. };
  281. /* PSC6 */
  282. psc@11600 {
  283. compatible = "fsl,mpc5121-psc";
  284. reg = <0x11600 0x100>;
  285. interrupts = <40 0x8>;
  286. fsl,rx-fifo-size = <16>;
  287. fsl,tx-fifo-size = <16>;
  288. };
  289. /* PSC7 */
  290. psc@11700 {
  291. compatible = "fsl,mpc5121-psc";
  292. reg = <0x11700 0x100>;
  293. interrupts = <40 0x8>;
  294. fsl,rx-fifo-size = <16>;
  295. fsl,tx-fifo-size = <16>;
  296. };
  297. /* PSC8 */
  298. psc@11800 {
  299. compatible = "fsl,mpc5121-psc";
  300. reg = <0x11800 0x100>;
  301. interrupts = <40 0x8>;
  302. fsl,rx-fifo-size = <16>;
  303. fsl,tx-fifo-size = <16>;
  304. };
  305. /* PSC9 */
  306. psc@11900 {
  307. compatible = "fsl,mpc5121-psc";
  308. reg = <0x11900 0x100>;
  309. interrupts = <40 0x8>;
  310. fsl,rx-fifo-size = <16>;
  311. fsl,tx-fifo-size = <16>;
  312. };
  313. /* PSC10 */
  314. psc@11a00 {
  315. compatible = "fsl,mpc5121-psc";
  316. reg = <0x11a00 0x100>;
  317. interrupts = <40 0x8>;
  318. fsl,rx-fifo-size = <16>;
  319. fsl,tx-fifo-size = <16>;
  320. };
  321. /* PSC11 */
  322. psc@11b00 {
  323. compatible = "fsl,mpc5121-psc";
  324. reg = <0x11b00 0x100>;
  325. interrupts = <40 0x8>;
  326. fsl,rx-fifo-size = <16>;
  327. fsl,tx-fifo-size = <16>;
  328. };
  329. pscfifo@11f00 {
  330. compatible = "fsl,mpc5121-psc-fifo";
  331. reg = <0x11f00 0x100>;
  332. interrupts = <40 0x8>;
  333. };
  334. dma@14000 {
  335. compatible = "fsl,mpc5121-dma";
  336. reg = <0x14000 0x1800>;
  337. interrupts = <65 0x8>;
  338. };
  339. };
  340. pci: pci@80008500 {
  341. compatible = "fsl,mpc5121-pci";
  342. device_type = "pci";
  343. interrupts = <1 0x8>;
  344. clock-frequency = <0>;
  345. #address-cells = <3>;
  346. #size-cells = <2>;
  347. #interrupt-cells = <1>;
  348. reg = <0x80008500 0x100 /* internal registers */
  349. 0x80008300 0x8>; /* config space access registers */
  350. bus-range = <0x0 0x0>;
  351. ranges = <0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  352. 0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
  353. 0x01000000 0x0 0x00000000 0x84000000 0x0 0x01000000>;
  354. };
  355. };