rt305x.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Parts of this file are based on Ralink's 2.6.21 BSP
  7. *
  8. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  9. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  10. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <asm/mipsregs.h>
  16. #include <asm/mach-ralink/ralink_regs.h>
  17. #include <asm/mach-ralink/rt305x.h>
  18. #include "common.h"
  19. enum rt305x_soc_type rt305x_soc;
  20. struct ralink_pinmux_grp mode_mux[] = {
  21. {
  22. .name = "i2c",
  23. .mask = RT305X_GPIO_MODE_I2C,
  24. .gpio_first = RT305X_GPIO_I2C_SD,
  25. .gpio_last = RT305X_GPIO_I2C_SCLK,
  26. }, {
  27. .name = "spi",
  28. .mask = RT305X_GPIO_MODE_SPI,
  29. .gpio_first = RT305X_GPIO_SPI_EN,
  30. .gpio_last = RT305X_GPIO_SPI_CLK,
  31. }, {
  32. .name = "uartlite",
  33. .mask = RT305X_GPIO_MODE_UART1,
  34. .gpio_first = RT305X_GPIO_UART1_TXD,
  35. .gpio_last = RT305X_GPIO_UART1_RXD,
  36. }, {
  37. .name = "jtag",
  38. .mask = RT305X_GPIO_MODE_JTAG,
  39. .gpio_first = RT305X_GPIO_JTAG_TDO,
  40. .gpio_last = RT305X_GPIO_JTAG_TDI,
  41. }, {
  42. .name = "mdio",
  43. .mask = RT305X_GPIO_MODE_MDIO,
  44. .gpio_first = RT305X_GPIO_MDIO_MDC,
  45. .gpio_last = RT305X_GPIO_MDIO_MDIO,
  46. }, {
  47. .name = "sdram",
  48. .mask = RT305X_GPIO_MODE_SDRAM,
  49. .gpio_first = RT305X_GPIO_SDRAM_MD16,
  50. .gpio_last = RT305X_GPIO_SDRAM_MD31,
  51. }, {
  52. .name = "rgmii",
  53. .mask = RT305X_GPIO_MODE_RGMII,
  54. .gpio_first = RT305X_GPIO_GE0_TXD0,
  55. .gpio_last = RT305X_GPIO_GE0_RXCLK,
  56. }, {0}
  57. };
  58. struct ralink_pinmux_grp uart_mux[] = {
  59. {
  60. .name = "uartf",
  61. .mask = RT305X_GPIO_MODE_UARTF,
  62. .gpio_first = RT305X_GPIO_7,
  63. .gpio_last = RT305X_GPIO_14,
  64. }, {
  65. .name = "pcm uartf",
  66. .mask = RT305X_GPIO_MODE_PCM_UARTF,
  67. .gpio_first = RT305X_GPIO_7,
  68. .gpio_last = RT305X_GPIO_14,
  69. }, {
  70. .name = "pcm i2s",
  71. .mask = RT305X_GPIO_MODE_PCM_I2S,
  72. .gpio_first = RT305X_GPIO_7,
  73. .gpio_last = RT305X_GPIO_14,
  74. }, {
  75. .name = "i2s uartf",
  76. .mask = RT305X_GPIO_MODE_I2S_UARTF,
  77. .gpio_first = RT305X_GPIO_7,
  78. .gpio_last = RT305X_GPIO_14,
  79. }, {
  80. .name = "pcm gpio",
  81. .mask = RT305X_GPIO_MODE_PCM_GPIO,
  82. .gpio_first = RT305X_GPIO_10,
  83. .gpio_last = RT305X_GPIO_14,
  84. }, {
  85. .name = "gpio uartf",
  86. .mask = RT305X_GPIO_MODE_GPIO_UARTF,
  87. .gpio_first = RT305X_GPIO_7,
  88. .gpio_last = RT305X_GPIO_14,
  89. }, {
  90. .name = "gpio i2s",
  91. .mask = RT305X_GPIO_MODE_GPIO_I2S,
  92. .gpio_first = RT305X_GPIO_7,
  93. .gpio_last = RT305X_GPIO_14,
  94. }, {
  95. .name = "gpio",
  96. .mask = RT305X_GPIO_MODE_GPIO,
  97. }, {0}
  98. };
  99. void rt305x_wdt_reset(void)
  100. {
  101. u32 t;
  102. /* enable WDT reset output on pin SRAM_CS_N */
  103. t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
  104. t |= RT305X_SYSCFG_SRAM_CS0_MODE_WDT <<
  105. RT305X_SYSCFG_SRAM_CS0_MODE_SHIFT;
  106. rt_sysc_w32(t, SYSC_REG_SYSTEM_CONFIG);
  107. }
  108. struct ralink_pinmux gpio_pinmux = {
  109. .mode = mode_mux,
  110. .uart = uart_mux,
  111. .uart_shift = RT305X_GPIO_MODE_UART0_SHIFT,
  112. .wdt_reset = rt305x_wdt_reset,
  113. };
  114. void __init ralink_clk_init(void)
  115. {
  116. unsigned long cpu_rate, sys_rate, wdt_rate, uart_rate;
  117. u32 t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
  118. if (soc_is_rt305x() || soc_is_rt3350()) {
  119. t = (t >> RT305X_SYSCFG_CPUCLK_SHIFT) &
  120. RT305X_SYSCFG_CPUCLK_MASK;
  121. switch (t) {
  122. case RT305X_SYSCFG_CPUCLK_LOW:
  123. cpu_rate = 320000000;
  124. break;
  125. case RT305X_SYSCFG_CPUCLK_HIGH:
  126. cpu_rate = 384000000;
  127. break;
  128. }
  129. sys_rate = uart_rate = wdt_rate = cpu_rate / 3;
  130. } else if (soc_is_rt3352()) {
  131. t = (t >> RT3352_SYSCFG0_CPUCLK_SHIFT) &
  132. RT3352_SYSCFG0_CPUCLK_MASK;
  133. switch (t) {
  134. case RT3352_SYSCFG0_CPUCLK_LOW:
  135. cpu_rate = 384000000;
  136. break;
  137. case RT3352_SYSCFG0_CPUCLK_HIGH:
  138. cpu_rate = 400000000;
  139. break;
  140. }
  141. sys_rate = wdt_rate = cpu_rate / 3;
  142. uart_rate = 40000000;
  143. } else if (soc_is_rt5350()) {
  144. t = (t >> RT5350_SYSCFG0_CPUCLK_SHIFT) &
  145. RT5350_SYSCFG0_CPUCLK_MASK;
  146. switch (t) {
  147. case RT5350_SYSCFG0_CPUCLK_360:
  148. cpu_rate = 360000000;
  149. sys_rate = cpu_rate / 3;
  150. break;
  151. case RT5350_SYSCFG0_CPUCLK_320:
  152. cpu_rate = 320000000;
  153. sys_rate = cpu_rate / 4;
  154. break;
  155. case RT5350_SYSCFG0_CPUCLK_300:
  156. cpu_rate = 300000000;
  157. sys_rate = cpu_rate / 3;
  158. break;
  159. default:
  160. BUG();
  161. }
  162. uart_rate = 40000000;
  163. wdt_rate = sys_rate;
  164. } else {
  165. BUG();
  166. }
  167. ralink_clk_add("cpu", cpu_rate);
  168. ralink_clk_add("10000b00.spi", sys_rate);
  169. ralink_clk_add("10000100.timer", wdt_rate);
  170. ralink_clk_add("10000500.uart", uart_rate);
  171. ralink_clk_add("10000c00.uartlite", uart_rate);
  172. }
  173. void __init ralink_of_remap(void)
  174. {
  175. rt_sysc_membase = plat_of_remap_node("ralink,rt3050-sysc");
  176. rt_memc_membase = plat_of_remap_node("ralink,rt3050-memc");
  177. if (!rt_sysc_membase || !rt_memc_membase)
  178. panic("Failed to remap core resources");
  179. }
  180. void prom_soc_init(struct ralink_soc_info *soc_info)
  181. {
  182. void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT305X_SYSC_BASE);
  183. unsigned char *name;
  184. u32 n0;
  185. u32 n1;
  186. u32 id;
  187. n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0);
  188. n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1);
  189. if (n0 == RT3052_CHIP_NAME0 && n1 == RT3052_CHIP_NAME1) {
  190. unsigned long icache_sets;
  191. icache_sets = (read_c0_config1() >> 22) & 7;
  192. if (icache_sets == 1) {
  193. rt305x_soc = RT305X_SOC_RT3050;
  194. name = "RT3050";
  195. soc_info->compatible = "ralink,rt3050-soc";
  196. } else {
  197. rt305x_soc = RT305X_SOC_RT3052;
  198. name = "RT3052";
  199. soc_info->compatible = "ralink,rt3052-soc";
  200. }
  201. } else if (n0 == RT3350_CHIP_NAME0 && n1 == RT3350_CHIP_NAME1) {
  202. rt305x_soc = RT305X_SOC_RT3350;
  203. name = "RT3350";
  204. soc_info->compatible = "ralink,rt3350-soc";
  205. } else if (n0 == RT3352_CHIP_NAME0 && n1 == RT3352_CHIP_NAME1) {
  206. rt305x_soc = RT305X_SOC_RT3352;
  207. name = "RT3352";
  208. soc_info->compatible = "ralink,rt3352-soc";
  209. } else if (n0 == RT5350_CHIP_NAME0 && n1 == RT5350_CHIP_NAME1) {
  210. rt305x_soc = RT305X_SOC_RT5350;
  211. name = "RT5350";
  212. soc_info->compatible = "ralink,rt5350-soc";
  213. } else {
  214. panic("rt305x: unknown SoC, n0:%08x n1:%08x\n", n0, n1);
  215. }
  216. id = __raw_readl(sysc + SYSC_REG_CHIP_ID);
  217. snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
  218. "Ralink %s id:%u rev:%u",
  219. name,
  220. (id >> CHIP_ID_ID_SHIFT) & CHIP_ID_ID_MASK,
  221. (id & CHIP_ID_REV_MASK));
  222. }