irq.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
  7. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  8. */
  9. #include <linux/io.h>
  10. #include <linux/bitops.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/interrupt.h>
  16. #include <asm/irq_cpu.h>
  17. #include <asm/mipsregs.h>
  18. #include "common.h"
  19. /* INTC register offsets */
  20. #define INTC_REG_STATUS0 0x00
  21. #define INTC_REG_STATUS1 0x04
  22. #define INTC_REG_TYPE 0x20
  23. #define INTC_REG_RAW_STATUS 0x30
  24. #define INTC_REG_ENABLE 0x34
  25. #define INTC_REG_DISABLE 0x38
  26. #define INTC_INT_GLOBAL BIT(31)
  27. #define RALINK_CPU_IRQ_INTC (MIPS_CPU_IRQ_BASE + 2)
  28. #define RALINK_CPU_IRQ_FE (MIPS_CPU_IRQ_BASE + 5)
  29. #define RALINK_CPU_IRQ_WIFI (MIPS_CPU_IRQ_BASE + 6)
  30. #define RALINK_CPU_IRQ_COUNTER (MIPS_CPU_IRQ_BASE + 7)
  31. /* we have a cascade of 8 irqs */
  32. #define RALINK_INTC_IRQ_BASE 8
  33. /* we have 32 SoC irqs */
  34. #define RALINK_INTC_IRQ_COUNT 32
  35. #define RALINK_INTC_IRQ_PERFC (RALINK_INTC_IRQ_BASE + 9)
  36. static void __iomem *rt_intc_membase;
  37. static inline void rt_intc_w32(u32 val, unsigned reg)
  38. {
  39. __raw_writel(val, rt_intc_membase + reg);
  40. }
  41. static inline u32 rt_intc_r32(unsigned reg)
  42. {
  43. return __raw_readl(rt_intc_membase + reg);
  44. }
  45. static void ralink_intc_irq_unmask(struct irq_data *d)
  46. {
  47. rt_intc_w32(BIT(d->hwirq), INTC_REG_ENABLE);
  48. }
  49. static void ralink_intc_irq_mask(struct irq_data *d)
  50. {
  51. rt_intc_w32(BIT(d->hwirq), INTC_REG_DISABLE);
  52. }
  53. static struct irq_chip ralink_intc_irq_chip = {
  54. .name = "INTC",
  55. .irq_unmask = ralink_intc_irq_unmask,
  56. .irq_mask = ralink_intc_irq_mask,
  57. .irq_mask_ack = ralink_intc_irq_mask,
  58. };
  59. unsigned int __cpuinit get_c0_compare_int(void)
  60. {
  61. return CP0_LEGACY_COMPARE_IRQ;
  62. }
  63. static void ralink_intc_irq_handler(unsigned int irq, struct irq_desc *desc)
  64. {
  65. u32 pending = rt_intc_r32(INTC_REG_STATUS0);
  66. if (pending) {
  67. struct irq_domain *domain = irq_get_handler_data(irq);
  68. generic_handle_irq(irq_find_mapping(domain, __ffs(pending)));
  69. } else {
  70. spurious_interrupt();
  71. }
  72. }
  73. asmlinkage void plat_irq_dispatch(void)
  74. {
  75. unsigned long pending;
  76. pending = read_c0_status() & read_c0_cause() & ST0_IM;
  77. if (pending & STATUSF_IP7)
  78. do_IRQ(RALINK_CPU_IRQ_COUNTER);
  79. else if (pending & STATUSF_IP5)
  80. do_IRQ(RALINK_CPU_IRQ_FE);
  81. else if (pending & STATUSF_IP6)
  82. do_IRQ(RALINK_CPU_IRQ_WIFI);
  83. else if (pending & STATUSF_IP2)
  84. do_IRQ(RALINK_CPU_IRQ_INTC);
  85. else
  86. spurious_interrupt();
  87. }
  88. static int intc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
  89. {
  90. irq_set_chip_and_handler(irq, &ralink_intc_irq_chip, handle_level_irq);
  91. return 0;
  92. }
  93. static const struct irq_domain_ops irq_domain_ops = {
  94. .xlate = irq_domain_xlate_onecell,
  95. .map = intc_map,
  96. };
  97. static int __init intc_of_init(struct device_node *node,
  98. struct device_node *parent)
  99. {
  100. struct resource res;
  101. struct irq_domain *domain;
  102. int irq;
  103. irq = irq_of_parse_and_map(node, 0);
  104. if (!irq)
  105. panic("Failed to get INTC IRQ");
  106. if (of_address_to_resource(node, 0, &res))
  107. panic("Failed to get intc memory range");
  108. if (request_mem_region(res.start, resource_size(&res),
  109. res.name) < 0)
  110. pr_err("Failed to request intc memory");
  111. rt_intc_membase = ioremap_nocache(res.start,
  112. resource_size(&res));
  113. if (!rt_intc_membase)
  114. panic("Failed to remap intc memory");
  115. /* disable all interrupts */
  116. rt_intc_w32(~0, INTC_REG_DISABLE);
  117. /* route all INTC interrupts to MIPS HW0 interrupt */
  118. rt_intc_w32(0, INTC_REG_TYPE);
  119. domain = irq_domain_add_legacy(node, RALINK_INTC_IRQ_COUNT,
  120. RALINK_INTC_IRQ_BASE, 0, &irq_domain_ops, NULL);
  121. if (!domain)
  122. panic("Failed to add irqdomain");
  123. rt_intc_w32(INTC_INT_GLOBAL, INTC_REG_ENABLE);
  124. irq_set_chained_handler(irq, ralink_intc_irq_handler);
  125. irq_set_handler_data(irq, domain);
  126. cp0_perfcount_irq = irq_create_mapping(domain, 9);
  127. return 0;
  128. }
  129. static struct of_device_id __initdata of_irq_ids[] = {
  130. { .compatible = "mti,cpu-interrupt-controller", .data = mips_cpu_intc_init },
  131. { .compatible = "ralink,rt2880-intc", .data = intc_of_init },
  132. {},
  133. };
  134. void __init arch_init_irq(void)
  135. {
  136. of_irq_init(of_irq_ids);
  137. }