pci-ar71xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Atheros AR71xx PCI host controller driver
  3. *
  4. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/resource.h>
  14. #include <linux/types.h>
  15. #include <linux/delay.h>
  16. #include <linux/bitops.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci_regs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <asm/mach-ath79/ar71xx_regs.h>
  23. #include <asm/mach-ath79/ath79.h>
  24. #define AR71XX_PCI_REG_CRP_AD_CBE 0x00
  25. #define AR71XX_PCI_REG_CRP_WRDATA 0x04
  26. #define AR71XX_PCI_REG_CRP_RDDATA 0x08
  27. #define AR71XX_PCI_REG_CFG_AD 0x0c
  28. #define AR71XX_PCI_REG_CFG_CBE 0x10
  29. #define AR71XX_PCI_REG_CFG_WRDATA 0x14
  30. #define AR71XX_PCI_REG_CFG_RDDATA 0x18
  31. #define AR71XX_PCI_REG_PCI_ERR 0x1c
  32. #define AR71XX_PCI_REG_PCI_ERR_ADDR 0x20
  33. #define AR71XX_PCI_REG_AHB_ERR 0x24
  34. #define AR71XX_PCI_REG_AHB_ERR_ADDR 0x28
  35. #define AR71XX_PCI_CRP_CMD_WRITE 0x00010000
  36. #define AR71XX_PCI_CRP_CMD_READ 0x00000000
  37. #define AR71XX_PCI_CFG_CMD_READ 0x0000000a
  38. #define AR71XX_PCI_CFG_CMD_WRITE 0x0000000b
  39. #define AR71XX_PCI_INT_CORE BIT(4)
  40. #define AR71XX_PCI_INT_DEV2 BIT(2)
  41. #define AR71XX_PCI_INT_DEV1 BIT(1)
  42. #define AR71XX_PCI_INT_DEV0 BIT(0)
  43. #define AR71XX_PCI_IRQ_COUNT 5
  44. struct ar71xx_pci_controller {
  45. void __iomem *cfg_base;
  46. spinlock_t lock;
  47. int irq;
  48. int irq_base;
  49. struct pci_controller pci_ctrl;
  50. struct resource io_res;
  51. struct resource mem_res;
  52. };
  53. /* Byte lane enable bits */
  54. static const u8 ar71xx_pci_ble_table[4][4] = {
  55. {0x0, 0xf, 0xf, 0xf},
  56. {0xe, 0xd, 0xb, 0x7},
  57. {0xc, 0xf, 0x3, 0xf},
  58. {0xf, 0xf, 0xf, 0xf},
  59. };
  60. static const u32 ar71xx_pci_read_mask[8] = {
  61. 0, 0xff, 0xffff, 0, 0xffffffff, 0, 0, 0
  62. };
  63. static inline u32 ar71xx_pci_get_ble(int where, int size, int local)
  64. {
  65. u32 t;
  66. t = ar71xx_pci_ble_table[size & 3][where & 3];
  67. BUG_ON(t == 0xf);
  68. t <<= (local) ? 20 : 4;
  69. return t;
  70. }
  71. static inline u32 ar71xx_pci_bus_addr(struct pci_bus *bus, unsigned int devfn,
  72. int where)
  73. {
  74. u32 ret;
  75. if (!bus->number) {
  76. /* type 0 */
  77. ret = (1 << PCI_SLOT(devfn)) | (PCI_FUNC(devfn) << 8) |
  78. (where & ~3);
  79. } else {
  80. /* type 1 */
  81. ret = (bus->number << 16) | (PCI_SLOT(devfn) << 11) |
  82. (PCI_FUNC(devfn) << 8) | (where & ~3) | 1;
  83. }
  84. return ret;
  85. }
  86. static inline struct ar71xx_pci_controller *
  87. pci_bus_to_ar71xx_controller(struct pci_bus *bus)
  88. {
  89. struct pci_controller *hose;
  90. hose = (struct pci_controller *) bus->sysdata;
  91. return container_of(hose, struct ar71xx_pci_controller, pci_ctrl);
  92. }
  93. static int ar71xx_pci_check_error(struct ar71xx_pci_controller *apc, int quiet)
  94. {
  95. void __iomem *base = apc->cfg_base;
  96. u32 pci_err;
  97. u32 ahb_err;
  98. pci_err = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR) & 3;
  99. if (pci_err) {
  100. if (!quiet) {
  101. u32 addr;
  102. addr = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR_ADDR);
  103. pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
  104. "PCI", pci_err, addr);
  105. }
  106. /* clear PCI error status */
  107. __raw_writel(pci_err, base + AR71XX_PCI_REG_PCI_ERR);
  108. }
  109. ahb_err = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR) & 1;
  110. if (ahb_err) {
  111. if (!quiet) {
  112. u32 addr;
  113. addr = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR_ADDR);
  114. pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
  115. "AHB", ahb_err, addr);
  116. }
  117. /* clear AHB error status */
  118. __raw_writel(ahb_err, base + AR71XX_PCI_REG_AHB_ERR);
  119. }
  120. return !!(ahb_err | pci_err);
  121. }
  122. static inline void ar71xx_pci_local_write(struct ar71xx_pci_controller *apc,
  123. int where, int size, u32 value)
  124. {
  125. void __iomem *base = apc->cfg_base;
  126. u32 ad_cbe;
  127. value = value << (8 * (where & 3));
  128. ad_cbe = AR71XX_PCI_CRP_CMD_WRITE | (where & ~3);
  129. ad_cbe |= ar71xx_pci_get_ble(where, size, 1);
  130. __raw_writel(ad_cbe, base + AR71XX_PCI_REG_CRP_AD_CBE);
  131. __raw_writel(value, base + AR71XX_PCI_REG_CRP_WRDATA);
  132. }
  133. static inline int ar71xx_pci_set_cfgaddr(struct pci_bus *bus,
  134. unsigned int devfn,
  135. int where, int size, u32 cmd)
  136. {
  137. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  138. void __iomem *base = apc->cfg_base;
  139. u32 addr;
  140. addr = ar71xx_pci_bus_addr(bus, devfn, where);
  141. __raw_writel(addr, base + AR71XX_PCI_REG_CFG_AD);
  142. __raw_writel(cmd | ar71xx_pci_get_ble(where, size, 0),
  143. base + AR71XX_PCI_REG_CFG_CBE);
  144. return ar71xx_pci_check_error(apc, 1);
  145. }
  146. static int ar71xx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
  147. int where, int size, u32 *value)
  148. {
  149. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  150. void __iomem *base = apc->cfg_base;
  151. unsigned long flags;
  152. u32 data;
  153. int err;
  154. int ret;
  155. ret = PCIBIOS_SUCCESSFUL;
  156. data = ~0;
  157. spin_lock_irqsave(&apc->lock, flags);
  158. err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
  159. AR71XX_PCI_CFG_CMD_READ);
  160. if (err)
  161. ret = PCIBIOS_DEVICE_NOT_FOUND;
  162. else
  163. data = __raw_readl(base + AR71XX_PCI_REG_CFG_RDDATA);
  164. spin_unlock_irqrestore(&apc->lock, flags);
  165. *value = (data >> (8 * (where & 3))) & ar71xx_pci_read_mask[size & 7];
  166. return ret;
  167. }
  168. static int ar71xx_pci_write_config(struct pci_bus *bus, unsigned int devfn,
  169. int where, int size, u32 value)
  170. {
  171. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  172. void __iomem *base = apc->cfg_base;
  173. unsigned long flags;
  174. int err;
  175. int ret;
  176. value = value << (8 * (where & 3));
  177. ret = PCIBIOS_SUCCESSFUL;
  178. spin_lock_irqsave(&apc->lock, flags);
  179. err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
  180. AR71XX_PCI_CFG_CMD_WRITE);
  181. if (err)
  182. ret = PCIBIOS_DEVICE_NOT_FOUND;
  183. else
  184. __raw_writel(value, base + AR71XX_PCI_REG_CFG_WRDATA);
  185. spin_unlock_irqrestore(&apc->lock, flags);
  186. return ret;
  187. }
  188. static struct pci_ops ar71xx_pci_ops = {
  189. .read = ar71xx_pci_read_config,
  190. .write = ar71xx_pci_write_config,
  191. };
  192. static void ar71xx_pci_irq_handler(unsigned int irq, struct irq_desc *desc)
  193. {
  194. struct ar71xx_pci_controller *apc;
  195. void __iomem *base = ath79_reset_base;
  196. u32 pending;
  197. apc = irq_get_handler_data(irq);
  198. pending = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_STATUS) &
  199. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  200. if (pending & AR71XX_PCI_INT_DEV0)
  201. generic_handle_irq(apc->irq_base + 0);
  202. else if (pending & AR71XX_PCI_INT_DEV1)
  203. generic_handle_irq(apc->irq_base + 1);
  204. else if (pending & AR71XX_PCI_INT_DEV2)
  205. generic_handle_irq(apc->irq_base + 2);
  206. else if (pending & AR71XX_PCI_INT_CORE)
  207. generic_handle_irq(apc->irq_base + 4);
  208. else
  209. spurious_interrupt();
  210. }
  211. static void ar71xx_pci_irq_unmask(struct irq_data *d)
  212. {
  213. struct ar71xx_pci_controller *apc;
  214. unsigned int irq;
  215. void __iomem *base = ath79_reset_base;
  216. u32 t;
  217. apc = irq_data_get_irq_chip_data(d);
  218. irq = d->irq - apc->irq_base;
  219. t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  220. __raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  221. /* flush write */
  222. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  223. }
  224. static void ar71xx_pci_irq_mask(struct irq_data *d)
  225. {
  226. struct ar71xx_pci_controller *apc;
  227. unsigned int irq;
  228. void __iomem *base = ath79_reset_base;
  229. u32 t;
  230. apc = irq_data_get_irq_chip_data(d);
  231. irq = d->irq - apc->irq_base;
  232. t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  233. __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  234. /* flush write */
  235. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  236. }
  237. static struct irq_chip ar71xx_pci_irq_chip = {
  238. .name = "AR71XX PCI",
  239. .irq_mask = ar71xx_pci_irq_mask,
  240. .irq_unmask = ar71xx_pci_irq_unmask,
  241. .irq_mask_ack = ar71xx_pci_irq_mask,
  242. };
  243. static void ar71xx_pci_irq_init(struct ar71xx_pci_controller *apc)
  244. {
  245. void __iomem *base = ath79_reset_base;
  246. int i;
  247. __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  248. __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_STATUS);
  249. BUILD_BUG_ON(ATH79_PCI_IRQ_COUNT < AR71XX_PCI_IRQ_COUNT);
  250. apc->irq_base = ATH79_PCI_IRQ_BASE;
  251. for (i = apc->irq_base;
  252. i < apc->irq_base + AR71XX_PCI_IRQ_COUNT; i++) {
  253. irq_set_chip_and_handler(i, &ar71xx_pci_irq_chip,
  254. handle_level_irq);
  255. irq_set_chip_data(i, apc);
  256. }
  257. irq_set_handler_data(apc->irq, apc);
  258. irq_set_chained_handler(apc->irq, ar71xx_pci_irq_handler);
  259. }
  260. static void ar71xx_pci_reset(void)
  261. {
  262. void __iomem *ddr_base = ath79_ddr_base;
  263. ath79_device_reset_set(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
  264. mdelay(100);
  265. ath79_device_reset_clear(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
  266. mdelay(100);
  267. __raw_writel(AR71XX_PCI_WIN0_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN0);
  268. __raw_writel(AR71XX_PCI_WIN1_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN1);
  269. __raw_writel(AR71XX_PCI_WIN2_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN2);
  270. __raw_writel(AR71XX_PCI_WIN3_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN3);
  271. __raw_writel(AR71XX_PCI_WIN4_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN4);
  272. __raw_writel(AR71XX_PCI_WIN5_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN5);
  273. __raw_writel(AR71XX_PCI_WIN6_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN6);
  274. __raw_writel(AR71XX_PCI_WIN7_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN7);
  275. mdelay(100);
  276. }
  277. static int ar71xx_pci_probe(struct platform_device *pdev)
  278. {
  279. struct ar71xx_pci_controller *apc;
  280. struct resource *res;
  281. u32 t;
  282. apc = devm_kzalloc(&pdev->dev, sizeof(struct ar71xx_pci_controller),
  283. GFP_KERNEL);
  284. if (!apc)
  285. return -ENOMEM;
  286. spin_lock_init(&apc->lock);
  287. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg_base");
  288. if (!res)
  289. return -EINVAL;
  290. apc->cfg_base = devm_request_and_ioremap(&pdev->dev, res);
  291. if (!apc->cfg_base)
  292. return -ENOMEM;
  293. apc->irq = platform_get_irq(pdev, 0);
  294. if (apc->irq < 0)
  295. return -EINVAL;
  296. res = platform_get_resource_byname(pdev, IORESOURCE_IO, "io_base");
  297. if (!res)
  298. return -EINVAL;
  299. apc->io_res.parent = res;
  300. apc->io_res.name = "PCI IO space";
  301. apc->io_res.start = res->start;
  302. apc->io_res.end = res->end;
  303. apc->io_res.flags = IORESOURCE_IO;
  304. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem_base");
  305. if (!res)
  306. return -EINVAL;
  307. apc->mem_res.parent = res;
  308. apc->mem_res.name = "PCI memory space";
  309. apc->mem_res.start = res->start;
  310. apc->mem_res.end = res->end;
  311. apc->mem_res.flags = IORESOURCE_MEM;
  312. ar71xx_pci_reset();
  313. /* setup COMMAND register */
  314. t = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE
  315. | PCI_COMMAND_PARITY | PCI_COMMAND_SERR | PCI_COMMAND_FAST_BACK;
  316. ar71xx_pci_local_write(apc, PCI_COMMAND, 4, t);
  317. /* clear bus errors */
  318. ar71xx_pci_check_error(apc, 1);
  319. ar71xx_pci_irq_init(apc);
  320. apc->pci_ctrl.pci_ops = &ar71xx_pci_ops;
  321. apc->pci_ctrl.mem_resource = &apc->mem_res;
  322. apc->pci_ctrl.io_resource = &apc->io_res;
  323. register_pci_controller(&apc->pci_ctrl);
  324. return 0;
  325. }
  326. static struct platform_driver ar71xx_pci_driver = {
  327. .probe = ar71xx_pci_probe,
  328. .driver = {
  329. .name = "ar71xx-pci",
  330. .owner = THIS_MODULE,
  331. },
  332. };
  333. static int __init ar71xx_pci_init(void)
  334. {
  335. return platform_driver_register(&ar71xx_pci_driver);
  336. }
  337. postcore_initcall(ar71xx_pci_init);