sead3-i2c-drv.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/slab.h>
  11. #include <linux/delay.h>
  12. #include <linux/i2c.h>
  13. #include <linux/platform_device.h>
  14. #define PIC32_I2CxCON 0x0000
  15. #define PIC32_I2CCON_ON (1<<15)
  16. #define PIC32_I2CCON_ACKDT (1<<5)
  17. #define PIC32_I2CCON_ACKEN (1<<4)
  18. #define PIC32_I2CCON_RCEN (1<<3)
  19. #define PIC32_I2CCON_PEN (1<<2)
  20. #define PIC32_I2CCON_RSEN (1<<1)
  21. #define PIC32_I2CCON_SEN (1<<0)
  22. #define PIC32_I2CxCONCLR 0x0004
  23. #define PIC32_I2CxCONSET 0x0008
  24. #define PIC32_I2CxSTAT 0x0010
  25. #define PIC32_I2CxSTATCLR 0x0014
  26. #define PIC32_I2CSTAT_ACKSTAT (1<<15)
  27. #define PIC32_I2CSTAT_TRSTAT (1<<14)
  28. #define PIC32_I2CSTAT_BCL (1<<10)
  29. #define PIC32_I2CSTAT_IWCOL (1<<7)
  30. #define PIC32_I2CSTAT_I2COV (1<<6)
  31. #define PIC32_I2CxBRG 0x0040
  32. #define PIC32_I2CxTRN 0x0050
  33. #define PIC32_I2CxRCV 0x0060
  34. static DEFINE_SPINLOCK(pic32_bus_lock);
  35. static void __iomem *bus_xfer = (void __iomem *)0xbf000600;
  36. static void __iomem *bus_status = (void __iomem *)0xbf000060;
  37. #define DELAY() udelay(100)
  38. static inline unsigned int ioready(void)
  39. {
  40. return readl(bus_status) & 1;
  41. }
  42. static inline void wait_ioready(void)
  43. {
  44. do { } while (!ioready());
  45. }
  46. static inline void wait_ioclear(void)
  47. {
  48. do { } while (ioready());
  49. }
  50. static inline void check_ioclear(void)
  51. {
  52. if (ioready()) {
  53. do {
  54. (void) readl(bus_xfer);
  55. DELAY();
  56. } while (ioready());
  57. }
  58. }
  59. static u32 pic32_bus_readl(u32 reg)
  60. {
  61. unsigned long flags;
  62. u32 status, val;
  63. spin_lock_irqsave(&pic32_bus_lock, flags);
  64. check_ioclear();
  65. writel((0x01 << 24) | (reg & 0x00ffffff), bus_xfer);
  66. DELAY();
  67. wait_ioready();
  68. status = readl(bus_xfer);
  69. DELAY();
  70. val = readl(bus_xfer);
  71. wait_ioclear();
  72. spin_unlock_irqrestore(&pic32_bus_lock, flags);
  73. return val;
  74. }
  75. static void pic32_bus_writel(u32 val, u32 reg)
  76. {
  77. unsigned long flags;
  78. u32 status;
  79. spin_lock_irqsave(&pic32_bus_lock, flags);
  80. check_ioclear();
  81. writel((0x10 << 24) | (reg & 0x00ffffff), bus_xfer);
  82. DELAY();
  83. writel(val, bus_xfer);
  84. DELAY();
  85. wait_ioready();
  86. status = readl(bus_xfer);
  87. wait_ioclear();
  88. spin_unlock_irqrestore(&pic32_bus_lock, flags);
  89. }
  90. struct pic32_i2c_platform_data {
  91. u32 base;
  92. struct i2c_adapter adap;
  93. u32 xfer_timeout;
  94. u32 ack_timeout;
  95. u32 ctl_timeout;
  96. };
  97. static inline void pic32_i2c_start(struct pic32_i2c_platform_data *adap)
  98. {
  99. pic32_bus_writel(PIC32_I2CCON_SEN, adap->base + PIC32_I2CxCONSET);
  100. }
  101. static inline void pic32_i2c_stop(struct pic32_i2c_platform_data *adap)
  102. {
  103. pic32_bus_writel(PIC32_I2CCON_PEN, adap->base + PIC32_I2CxCONSET);
  104. }
  105. static inline void pic32_i2c_ack(struct pic32_i2c_platform_data *adap)
  106. {
  107. pic32_bus_writel(PIC32_I2CCON_ACKDT, adap->base + PIC32_I2CxCONCLR);
  108. pic32_bus_writel(PIC32_I2CCON_ACKEN, adap->base + PIC32_I2CxCONSET);
  109. }
  110. static inline void pic32_i2c_nack(struct pic32_i2c_platform_data *adap)
  111. {
  112. pic32_bus_writel(PIC32_I2CCON_ACKDT, adap->base + PIC32_I2CxCONSET);
  113. pic32_bus_writel(PIC32_I2CCON_ACKEN, adap->base + PIC32_I2CxCONSET);
  114. }
  115. static inline int pic32_i2c_idle(struct pic32_i2c_platform_data *adap)
  116. {
  117. int i;
  118. for (i = 0; i < adap->ctl_timeout; i++) {
  119. if (((pic32_bus_readl(adap->base + PIC32_I2CxCON) &
  120. (PIC32_I2CCON_ACKEN | PIC32_I2CCON_RCEN |
  121. PIC32_I2CCON_PEN | PIC32_I2CCON_RSEN |
  122. PIC32_I2CCON_SEN)) == 0) &&
  123. ((pic32_bus_readl(adap->base + PIC32_I2CxSTAT) &
  124. (PIC32_I2CSTAT_TRSTAT)) == 0))
  125. return 0;
  126. udelay(1);
  127. }
  128. return -ETIMEDOUT;
  129. }
  130. static inline u32 pic32_i2c_master_write(struct pic32_i2c_platform_data *adap,
  131. u32 byte)
  132. {
  133. pic32_bus_writel(byte, adap->base + PIC32_I2CxTRN);
  134. return pic32_bus_readl(adap->base + PIC32_I2CxSTAT) &
  135. PIC32_I2CSTAT_IWCOL;
  136. }
  137. static inline u32 pic32_i2c_master_read(struct pic32_i2c_platform_data *adap)
  138. {
  139. pic32_bus_writel(PIC32_I2CCON_RCEN, adap->base + PIC32_I2CxCONSET);
  140. while (pic32_bus_readl(adap->base + PIC32_I2CxCON) & PIC32_I2CCON_RCEN)
  141. ;
  142. pic32_bus_writel(PIC32_I2CSTAT_I2COV, adap->base + PIC32_I2CxSTATCLR);
  143. return pic32_bus_readl(adap->base + PIC32_I2CxRCV);
  144. }
  145. static int pic32_i2c_address(struct pic32_i2c_platform_data *adap,
  146. unsigned int addr, int rd)
  147. {
  148. pic32_i2c_idle(adap);
  149. pic32_i2c_start(adap);
  150. pic32_i2c_idle(adap);
  151. addr <<= 1;
  152. if (rd)
  153. addr |= 1;
  154. if (pic32_i2c_master_write(adap, addr))
  155. return -EIO;
  156. pic32_i2c_idle(adap);
  157. if (pic32_bus_readl(adap->base + PIC32_I2CxSTAT) &
  158. PIC32_I2CSTAT_ACKSTAT)
  159. return -EIO;
  160. return 0;
  161. }
  162. static int sead3_i2c_read(struct pic32_i2c_platform_data *adap,
  163. unsigned char *buf, unsigned int len)
  164. {
  165. u32 data;
  166. int i;
  167. i = 0;
  168. while (i < len) {
  169. data = pic32_i2c_master_read(adap);
  170. buf[i++] = data;
  171. if (i < len)
  172. pic32_i2c_ack(adap);
  173. else
  174. pic32_i2c_nack(adap);
  175. }
  176. pic32_i2c_stop(adap);
  177. pic32_i2c_idle(adap);
  178. return 0;
  179. }
  180. static int sead3_i2c_write(struct pic32_i2c_platform_data *adap,
  181. unsigned char *buf, unsigned int len)
  182. {
  183. int i;
  184. u32 data;
  185. i = 0;
  186. while (i < len) {
  187. data = buf[i];
  188. if (pic32_i2c_master_write(adap, data))
  189. return -EIO;
  190. pic32_i2c_idle(adap);
  191. if (pic32_bus_readl(adap->base + PIC32_I2CxSTAT) &
  192. PIC32_I2CSTAT_ACKSTAT)
  193. return -EIO;
  194. i++;
  195. }
  196. pic32_i2c_stop(adap);
  197. pic32_i2c_idle(adap);
  198. return 0;
  199. }
  200. static int sead3_pic32_platform_xfer(struct i2c_adapter *i2c_adap,
  201. struct i2c_msg *msgs, int num)
  202. {
  203. struct pic32_i2c_platform_data *adap = i2c_adap->algo_data;
  204. struct i2c_msg *p;
  205. int i, err = 0;
  206. for (i = 0; i < num; i++) {
  207. #define __BUFSIZE 80
  208. int ii;
  209. static char buf[__BUFSIZE];
  210. char *b = buf;
  211. p = &msgs[i];
  212. b += sprintf(buf, " [%d bytes]", p->len);
  213. if ((p->flags & I2C_M_RD) == 0) {
  214. for (ii = 0; ii < p->len; ii++) {
  215. if (b < &buf[__BUFSIZE-4]) {
  216. b += sprintf(b, " %02x", p->buf[ii]);
  217. } else {
  218. strcat(b, "...");
  219. break;
  220. }
  221. }
  222. }
  223. }
  224. for (i = 0; !err && i < num; i++) {
  225. p = &msgs[i];
  226. err = pic32_i2c_address(adap, p->addr, p->flags & I2C_M_RD);
  227. if (err || !p->len)
  228. continue;
  229. if (p->flags & I2C_M_RD)
  230. err = sead3_i2c_read(adap, p->buf, p->len);
  231. else
  232. err = sead3_i2c_write(adap, p->buf, p->len);
  233. }
  234. /* Return the number of messages processed, or the error code. */
  235. if (err == 0)
  236. err = num;
  237. return err;
  238. }
  239. static u32 sead3_pic32_platform_func(struct i2c_adapter *adap)
  240. {
  241. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  242. }
  243. static const struct i2c_algorithm sead3_platform_algo = {
  244. .master_xfer = sead3_pic32_platform_xfer,
  245. .functionality = sead3_pic32_platform_func,
  246. };
  247. static void sead3_i2c_platform_setup(struct pic32_i2c_platform_data *priv)
  248. {
  249. pic32_bus_writel(500, priv->base + PIC32_I2CxBRG);
  250. pic32_bus_writel(PIC32_I2CCON_ON, priv->base + PIC32_I2CxCONCLR);
  251. pic32_bus_writel(PIC32_I2CCON_ON, priv->base + PIC32_I2CxCONSET);
  252. pic32_bus_writel(PIC32_I2CSTAT_BCL | PIC32_I2CSTAT_IWCOL,
  253. priv->base + PIC32_I2CxSTATCLR);
  254. }
  255. static int sead3_i2c_platform_probe(struct platform_device *pdev)
  256. {
  257. struct pic32_i2c_platform_data *priv;
  258. struct resource *r;
  259. int ret;
  260. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  261. if (!r) {
  262. ret = -ENODEV;
  263. goto out;
  264. }
  265. priv = kzalloc(sizeof(struct pic32_i2c_platform_data), GFP_KERNEL);
  266. if (!priv) {
  267. ret = -ENOMEM;
  268. goto out;
  269. }
  270. priv->base = r->start;
  271. if (!priv->base) {
  272. ret = -EBUSY;
  273. goto out_mem;
  274. }
  275. priv->xfer_timeout = 200;
  276. priv->ack_timeout = 200;
  277. priv->ctl_timeout = 200;
  278. priv->adap.nr = pdev->id;
  279. priv->adap.algo = &sead3_platform_algo;
  280. priv->adap.algo_data = priv;
  281. priv->adap.dev.parent = &pdev->dev;
  282. strlcpy(priv->adap.name, "SEAD3 PIC32", sizeof(priv->adap.name));
  283. sead3_i2c_platform_setup(priv);
  284. ret = i2c_add_numbered_adapter(&priv->adap);
  285. if (ret == 0) {
  286. platform_set_drvdata(pdev, priv);
  287. return 0;
  288. }
  289. out_mem:
  290. kfree(priv);
  291. out:
  292. return ret;
  293. }
  294. static int sead3_i2c_platform_remove(struct platform_device *pdev)
  295. {
  296. struct pic32_i2c_platform_data *priv = platform_get_drvdata(pdev);
  297. platform_set_drvdata(pdev, NULL);
  298. i2c_del_adapter(&priv->adap);
  299. kfree(priv);
  300. return 0;
  301. }
  302. #ifdef CONFIG_PM
  303. static int sead3_i2c_platform_suspend(struct platform_device *pdev,
  304. pm_message_t state)
  305. {
  306. dev_dbg(&pdev->dev, "i2c_platform_disable\n");
  307. return 0;
  308. }
  309. static int sead3_i2c_platform_resume(struct platform_device *pdev)
  310. {
  311. struct pic32_i2c_platform_data *priv = platform_get_drvdata(pdev);
  312. dev_dbg(&pdev->dev, "sead3_i2c_platform_setup\n");
  313. sead3_i2c_platform_setup(priv);
  314. return 0;
  315. }
  316. #else
  317. #define sead3_i2c_platform_suspend NULL
  318. #define sead3_i2c_platform_resume NULL
  319. #endif
  320. static struct platform_driver sead3_i2c_platform_driver = {
  321. .driver = {
  322. .name = "sead3-i2c",
  323. .owner = THIS_MODULE,
  324. },
  325. .probe = sead3_i2c_platform_probe,
  326. .remove = sead3_i2c_platform_remove,
  327. .suspend = sead3_i2c_platform_suspend,
  328. .resume = sead3_i2c_platform_resume,
  329. };
  330. static int __init sead3_i2c_platform_init(void)
  331. {
  332. return platform_driver_register(&sead3_i2c_platform_driver);
  333. }
  334. module_init(sead3_i2c_platform_init);
  335. static void __exit sead3_i2c_platform_exit(void)
  336. {
  337. platform_driver_unregister(&sead3_i2c_platform_driver);
  338. }
  339. module_exit(sead3_i2c_platform_exit);
  340. MODULE_AUTHOR("Chris Dearman, MIPS Technologies INC.");
  341. MODULE_DESCRIPTION("SEAD3 PIC32 I2C driver");
  342. MODULE_LICENSE("GPL");