r2300_switch.S 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * r2300_switch.S: R2300 specific task switching code.
  3. *
  4. * Copyright (C) 1994, 1995, 1996, 1999 by Ralf Baechle
  5. * Copyright (C) 1994, 1995, 1996 by Andreas Busse
  6. *
  7. * Multi-cpu abstraction and macros for easier reading:
  8. * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
  9. *
  10. * Further modifications to make this work:
  11. * Copyright (c) 1998-2000 Harald Koerfgen
  12. */
  13. #include <asm/asm.h>
  14. #include <asm/cachectl.h>
  15. #include <asm/fpregdef.h>
  16. #include <asm/mipsregs.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/regdef.h>
  19. #include <asm/stackframe.h>
  20. #include <asm/thread_info.h>
  21. #include <asm/asmmacro.h>
  22. .set mips1
  23. .align 5
  24. /*
  25. * Offset to the current process status flags, the first 32 bytes of the
  26. * stack are not used.
  27. */
  28. #define ST_OFF (_THREAD_SIZE - 32 - PT_SIZE + PT_STATUS)
  29. /*
  30. * FPU context is saved iff the process has used it's FPU in the current
  31. * time slice as indicated by TIF_USEDFPU. In any case, the CU1 bit for user
  32. * space STATUS register should be 0, so that a process *always* starts its
  33. * userland with FPU disabled after each context switch.
  34. *
  35. * FPU will be enabled as soon as the process accesses FPU again, through
  36. * do_cpu() trap.
  37. */
  38. /*
  39. * task_struct *resume(task_struct *prev, task_struct *next,
  40. * struct thread_info *next_ti, int usedfpu)
  41. */
  42. LEAF(resume)
  43. mfc0 t1, CP0_STATUS
  44. sw t1, THREAD_STATUS(a0)
  45. cpu_save_nonscratch a0
  46. sw ra, THREAD_REG31(a0)
  47. beqz a3, 1f
  48. PTR_L t3, TASK_THREAD_INFO(a0)
  49. /*
  50. * clear saved user stack CU1 bit
  51. */
  52. lw t0, ST_OFF(t3)
  53. li t1, ~ST0_CU1
  54. and t0, t0, t1
  55. sw t0, ST_OFF(t3)
  56. fpu_save_single a0, t0 # clobbers t0
  57. 1:
  58. /*
  59. * The order of restoring the registers takes care of the race
  60. * updating $28, $29 and kernelsp without disabling ints.
  61. */
  62. move $28, a2
  63. cpu_restore_nonscratch a1
  64. addiu t1, $28, _THREAD_SIZE - 32
  65. sw t1, kernelsp
  66. mfc0 t1, CP0_STATUS /* Do we really need this? */
  67. li a3, 0xff01
  68. and t1, a3
  69. lw a2, THREAD_STATUS(a1)
  70. nor a3, $0, a3
  71. and a2, a3
  72. or a2, t1
  73. mtc0 a2, CP0_STATUS
  74. move v0, a0
  75. jr ra
  76. END(resume)
  77. /*
  78. * Save a thread's fp context.
  79. */
  80. LEAF(_save_fp)
  81. fpu_save_single a0, t1 # clobbers t1
  82. jr ra
  83. END(_save_fp)
  84. /*
  85. * Restore a thread's fp context.
  86. */
  87. LEAF(_restore_fp)
  88. fpu_restore_single a0, t1 # clobbers t1
  89. jr ra
  90. END(_restore_fp)
  91. /*
  92. * Load the FPU with signalling NANS. This bit pattern we're using has
  93. * the property that no matter whether considered as single or as double
  94. * precision represents signaling NANS.
  95. *
  96. * We initialize fcr31 to rounding to nearest, no exceptions.
  97. */
  98. #define FPU_DEFAULT 0x00000000
  99. LEAF(_init_fpu)
  100. mfc0 t0, CP0_STATUS
  101. li t1, ST0_CU1
  102. or t0, t1
  103. mtc0 t0, CP0_STATUS
  104. li t1, FPU_DEFAULT
  105. ctc1 t1, fcr31
  106. li t0, -1
  107. mtc1 t0, $f0
  108. mtc1 t0, $f1
  109. mtc1 t0, $f2
  110. mtc1 t0, $f3
  111. mtc1 t0, $f4
  112. mtc1 t0, $f5
  113. mtc1 t0, $f6
  114. mtc1 t0, $f7
  115. mtc1 t0, $f8
  116. mtc1 t0, $f9
  117. mtc1 t0, $f10
  118. mtc1 t0, $f11
  119. mtc1 t0, $f12
  120. mtc1 t0, $f13
  121. mtc1 t0, $f14
  122. mtc1 t0, $f15
  123. mtc1 t0, $f16
  124. mtc1 t0, $f17
  125. mtc1 t0, $f18
  126. mtc1 t0, $f19
  127. mtc1 t0, $f20
  128. mtc1 t0, $f21
  129. mtc1 t0, $f22
  130. mtc1 t0, $f23
  131. mtc1 t0, $f24
  132. mtc1 t0, $f25
  133. mtc1 t0, $f26
  134. mtc1 t0, $f27
  135. mtc1 t0, $f28
  136. mtc1 t0, $f29
  137. mtc1 t0, $f30
  138. mtc1 t0, $f31
  139. jr ra
  140. END(_init_fpu)