cevt-r4k.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2007 MIPS Technologies, Inc.
  7. * Copyright (C) 2007 Ralf Baechle <ralf@linux-mips.org>
  8. */
  9. #include <linux/clockchips.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/percpu.h>
  12. #include <linux/smp.h>
  13. #include <linux/irq.h>
  14. #include <asm/smtc_ipi.h>
  15. #include <asm/time.h>
  16. #include <asm/cevt-r4k.h>
  17. #include <asm/gic.h>
  18. /*
  19. * The SMTC Kernel for the 34K, 1004K, et. al. replaces several
  20. * of these routines with SMTC-specific variants.
  21. */
  22. #ifndef CONFIG_MIPS_MT_SMTC
  23. static int mips_next_event(unsigned long delta,
  24. struct clock_event_device *evt)
  25. {
  26. unsigned int cnt;
  27. int res;
  28. cnt = read_c0_count();
  29. cnt += delta;
  30. write_c0_compare(cnt);
  31. res = ((int)(read_c0_count() - cnt) >= 0) ? -ETIME : 0;
  32. return res;
  33. }
  34. #endif /* CONFIG_MIPS_MT_SMTC */
  35. void mips_set_clock_mode(enum clock_event_mode mode,
  36. struct clock_event_device *evt)
  37. {
  38. /* Nothing to do ... */
  39. }
  40. DEFINE_PER_CPU(struct clock_event_device, mips_clockevent_device);
  41. int cp0_timer_irq_installed;
  42. #ifndef CONFIG_MIPS_MT_SMTC
  43. irqreturn_t c0_compare_interrupt(int irq, void *dev_id)
  44. {
  45. const int r2 = cpu_has_mips_r2;
  46. struct clock_event_device *cd;
  47. int cpu = smp_processor_id();
  48. /*
  49. * Suckage alert:
  50. * Before R2 of the architecture there was no way to see if a
  51. * performance counter interrupt was pending, so we have to run
  52. * the performance counter interrupt handler anyway.
  53. */
  54. if (handle_perf_irq(r2))
  55. goto out;
  56. /*
  57. * The same applies to performance counter interrupts. But with the
  58. * above we now know that the reason we got here must be a timer
  59. * interrupt. Being the paranoiacs we are we check anyway.
  60. */
  61. if (!r2 || (read_c0_cause() & (1 << 30))) {
  62. /* Clear Count/Compare Interrupt */
  63. write_c0_compare(read_c0_compare());
  64. cd = &per_cpu(mips_clockevent_device, cpu);
  65. cd->event_handler(cd);
  66. }
  67. out:
  68. return IRQ_HANDLED;
  69. }
  70. #endif /* Not CONFIG_MIPS_MT_SMTC */
  71. struct irqaction c0_compare_irqaction = {
  72. .handler = c0_compare_interrupt,
  73. .flags = IRQF_PERCPU | IRQF_TIMER,
  74. .name = "timer",
  75. };
  76. void mips_event_handler(struct clock_event_device *dev)
  77. {
  78. }
  79. /*
  80. * FIXME: This doesn't hold for the relocated E9000 compare interrupt.
  81. */
  82. static int c0_compare_int_pending(void)
  83. {
  84. #ifdef CONFIG_IRQ_GIC
  85. if (cpu_has_veic)
  86. return gic_get_timer_pending();
  87. #endif
  88. return (read_c0_cause() >> cp0_compare_irq_shift) & (1ul << CAUSEB_IP);
  89. }
  90. /*
  91. * Compare interrupt can be routed and latched outside the core,
  92. * so wait up to worst case number of cycle counter ticks for timer interrupt
  93. * changes to propagate to the cause register.
  94. */
  95. #define COMPARE_INT_SEEN_TICKS 50
  96. int c0_compare_int_usable(void)
  97. {
  98. unsigned int delta;
  99. unsigned int cnt;
  100. /*
  101. * IP7 already pending? Try to clear it by acking the timer.
  102. */
  103. if (c0_compare_int_pending()) {
  104. cnt = read_c0_count();
  105. write_c0_compare(cnt);
  106. back_to_back_c0_hazard();
  107. while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
  108. if (!c0_compare_int_pending())
  109. break;
  110. if (c0_compare_int_pending())
  111. return 0;
  112. }
  113. for (delta = 0x10; delta <= 0x400000; delta <<= 1) {
  114. cnt = read_c0_count();
  115. cnt += delta;
  116. write_c0_compare(cnt);
  117. back_to_back_c0_hazard();
  118. if ((int)(read_c0_count() - cnt) < 0)
  119. break;
  120. /* increase delta if the timer was already expired */
  121. }
  122. while ((int)(read_c0_count() - cnt) <= 0)
  123. ; /* Wait for expiry */
  124. while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
  125. if (c0_compare_int_pending())
  126. break;
  127. if (!c0_compare_int_pending())
  128. return 0;
  129. cnt = read_c0_count();
  130. write_c0_compare(cnt);
  131. back_to_back_c0_hazard();
  132. while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
  133. if (!c0_compare_int_pending())
  134. break;
  135. if (c0_compare_int_pending())
  136. return 0;
  137. /*
  138. * Feels like a real count / compare timer.
  139. */
  140. return 1;
  141. }
  142. #ifndef CONFIG_MIPS_MT_SMTC
  143. int __cpuinit r4k_clockevent_init(void)
  144. {
  145. unsigned int cpu = smp_processor_id();
  146. struct clock_event_device *cd;
  147. unsigned int irq;
  148. if (!cpu_has_counter || !mips_hpt_frequency)
  149. return -ENXIO;
  150. if (!c0_compare_int_usable())
  151. return -ENXIO;
  152. /*
  153. * With vectored interrupts things are getting platform specific.
  154. * get_c0_compare_int is a hook to allow a platform to return the
  155. * interrupt number of it's liking.
  156. */
  157. irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  158. if (get_c0_compare_int)
  159. irq = get_c0_compare_int();
  160. cd = &per_cpu(mips_clockevent_device, cpu);
  161. cd->name = "MIPS";
  162. cd->features = CLOCK_EVT_FEAT_ONESHOT;
  163. clockevent_set_clock(cd, mips_hpt_frequency);
  164. /* Calculate the min / max delta */
  165. cd->max_delta_ns = clockevent_delta2ns(0x7fffffff, cd);
  166. cd->min_delta_ns = clockevent_delta2ns(0x300, cd);
  167. cd->rating = 300;
  168. cd->irq = irq;
  169. cd->cpumask = cpumask_of(cpu);
  170. cd->set_next_event = mips_next_event;
  171. cd->set_mode = mips_set_clock_mode;
  172. cd->event_handler = mips_event_handler;
  173. clockevents_register_device(cd);
  174. if (cp0_timer_irq_installed)
  175. return 0;
  176. cp0_timer_irq_installed = 1;
  177. setup_irq(irq, &c0_compare_irqaction);
  178. return 0;
  179. }
  180. #endif /* Not CONFIG_MIPS_MT_SMTC */