octeon.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2008 Cavium Networks
  7. */
  8. #ifndef __ASM_OCTEON_OCTEON_H
  9. #define __ASM_OCTEON_OCTEON_H
  10. #include <asm/octeon/cvmx.h>
  11. extern uint64_t octeon_bootmem_alloc_range_phys(uint64_t size,
  12. uint64_t alignment,
  13. uint64_t min_addr,
  14. uint64_t max_addr,
  15. int do_locking);
  16. extern void *octeon_bootmem_alloc(uint64_t size, uint64_t alignment,
  17. int do_locking);
  18. extern void *octeon_bootmem_alloc_range(uint64_t size, uint64_t alignment,
  19. uint64_t min_addr, uint64_t max_addr,
  20. int do_locking);
  21. extern void *octeon_bootmem_alloc_named(uint64_t size, uint64_t alignment,
  22. char *name);
  23. extern void *octeon_bootmem_alloc_named_range(uint64_t size, uint64_t min_addr,
  24. uint64_t max_addr, uint64_t align,
  25. char *name);
  26. extern void *octeon_bootmem_alloc_named_address(uint64_t size, uint64_t address,
  27. char *name);
  28. extern int octeon_bootmem_free_named(char *name);
  29. extern void octeon_bootmem_lock(void);
  30. extern void octeon_bootmem_unlock(void);
  31. extern int octeon_is_simulation(void);
  32. extern int octeon_is_pci_host(void);
  33. extern int octeon_usb_is_ref_clk(void);
  34. extern uint64_t octeon_get_clock_rate(void);
  35. extern u64 octeon_get_io_clock_rate(void);
  36. extern const char *octeon_board_type_string(void);
  37. extern const char *octeon_get_pci_interrupts(void);
  38. extern int octeon_get_southbridge_interrupt(void);
  39. extern int octeon_get_boot_coremask(void);
  40. extern int octeon_get_boot_num_arguments(void);
  41. extern const char *octeon_get_boot_argument(int arg);
  42. extern void octeon_hal_setup_reserved32(void);
  43. extern void octeon_user_io_init(void);
  44. struct octeon_cop2_state;
  45. extern unsigned long octeon_crypto_enable(struct octeon_cop2_state *state);
  46. extern void octeon_crypto_disable(struct octeon_cop2_state *state,
  47. unsigned long flags);
  48. extern asmlinkage void octeon_cop2_restore(struct octeon_cop2_state *task);
  49. extern void octeon_init_cvmcount(void);
  50. extern void octeon_setup_delays(void);
  51. extern void octeon_io_clk_delay(unsigned long);
  52. #define OCTEON_ARGV_MAX_ARGS 64
  53. #define OCTOEN_SERIAL_LEN 20
  54. struct octeon_boot_descriptor {
  55. /* Start of block referenced by assembly code - do not change! */
  56. uint32_t desc_version;
  57. uint32_t desc_size;
  58. uint64_t stack_top;
  59. uint64_t heap_base;
  60. uint64_t heap_end;
  61. /* Only used by bootloader */
  62. uint64_t entry_point;
  63. uint64_t desc_vaddr;
  64. /* End of This block referenced by assembly code - do not change! */
  65. uint32_t exception_base_addr;
  66. uint32_t stack_size;
  67. uint32_t heap_size;
  68. /* Argc count for application. */
  69. uint32_t argc;
  70. uint32_t argv[OCTEON_ARGV_MAX_ARGS];
  71. #define BOOT_FLAG_INIT_CORE (1 << 0)
  72. #define OCTEON_BL_FLAG_DEBUG (1 << 1)
  73. #define OCTEON_BL_FLAG_NO_MAGIC (1 << 2)
  74. /* If set, use uart1 for console */
  75. #define OCTEON_BL_FLAG_CONSOLE_UART1 (1 << 3)
  76. /* If set, use PCI console */
  77. #define OCTEON_BL_FLAG_CONSOLE_PCI (1 << 4)
  78. /* Call exit on break on serial port */
  79. #define OCTEON_BL_FLAG_BREAK (1 << 5)
  80. uint32_t flags;
  81. uint32_t core_mask;
  82. /* DRAM size in megabyes. */
  83. uint32_t dram_size;
  84. /* physical address of free memory descriptor block. */
  85. uint32_t phy_mem_desc_addr;
  86. /* used to pass flags from app to debugger. */
  87. uint32_t debugger_flags_base_addr;
  88. /* CPU clock speed, in hz. */
  89. uint32_t eclock_hz;
  90. /* DRAM clock speed, in hz. */
  91. uint32_t dclock_hz;
  92. /* SPI4 clock in hz. */
  93. uint32_t spi_clock_hz;
  94. uint16_t board_type;
  95. uint8_t board_rev_major;
  96. uint8_t board_rev_minor;
  97. uint16_t chip_type;
  98. uint8_t chip_rev_major;
  99. uint8_t chip_rev_minor;
  100. char board_serial_number[OCTOEN_SERIAL_LEN];
  101. uint8_t mac_addr_base[6];
  102. uint8_t mac_addr_count;
  103. uint64_t cvmx_desc_vaddr;
  104. };
  105. union octeon_cvmemctl {
  106. uint64_t u64;
  107. struct {
  108. /* RO 1 = BIST fail, 0 = BIST pass */
  109. uint64_t tlbbist:1;
  110. /* RO 1 = BIST fail, 0 = BIST pass */
  111. uint64_t l1cbist:1;
  112. /* RO 1 = BIST fail, 0 = BIST pass */
  113. uint64_t l1dbist:1;
  114. /* RO 1 = BIST fail, 0 = BIST pass */
  115. uint64_t dcmbist:1;
  116. /* RO 1 = BIST fail, 0 = BIST pass */
  117. uint64_t ptgbist:1;
  118. /* RO 1 = BIST fail, 0 = BIST pass */
  119. uint64_t wbfbist:1;
  120. /* Reserved */
  121. uint64_t reserved:22;
  122. /* R/W If set, marked write-buffer entries time out
  123. * the same as as other entries; if clear, marked
  124. * write-buffer entries use the maximum timeout. */
  125. uint64_t dismarkwblongto:1;
  126. /* R/W If set, a merged store does not clear the
  127. * write-buffer entry timeout state. */
  128. uint64_t dismrgclrwbto:1;
  129. /* R/W Two bits that are the MSBs of the resultant
  130. * CVMSEG LM word location for an IOBDMA. The other 8
  131. * bits come from the SCRADDR field of the IOBDMA. */
  132. uint64_t iobdmascrmsb:2;
  133. /* R/W If set, SYNCWS and SYNCS only order marked
  134. * stores; if clear, SYNCWS and SYNCS only order
  135. * unmarked stores. SYNCWSMARKED has no effect when
  136. * DISSYNCWS is set. */
  137. uint64_t syncwsmarked:1;
  138. /* R/W If set, SYNCWS acts as SYNCW and SYNCS acts as
  139. * SYNC. */
  140. uint64_t dissyncws:1;
  141. /* R/W If set, no stall happens on write buffer
  142. * full. */
  143. uint64_t diswbfst:1;
  144. /* R/W If set (and SX set), supervisor-level
  145. * loads/stores can use XKPHYS addresses with
  146. * VA<48>==0 */
  147. uint64_t xkmemenas:1;
  148. /* R/W If set (and UX set), user-level loads/stores
  149. * can use XKPHYS addresses with VA<48>==0 */
  150. uint64_t xkmemenau:1;
  151. /* R/W If set (and SX set), supervisor-level
  152. * loads/stores can use XKPHYS addresses with
  153. * VA<48>==1 */
  154. uint64_t xkioenas:1;
  155. /* R/W If set (and UX set), user-level loads/stores
  156. * can use XKPHYS addresses with VA<48>==1 */
  157. uint64_t xkioenau:1;
  158. /* R/W If set, all stores act as SYNCW (NOMERGE must
  159. * be set when this is set) RW, reset to 0. */
  160. uint64_t allsyncw:1;
  161. /* R/W If set, no stores merge, and all stores reach
  162. * the coherent bus in order. */
  163. uint64_t nomerge:1;
  164. /* R/W Selects the bit in the counter used for DID
  165. * time-outs 0 = 231, 1 = 230, 2 = 229, 3 =
  166. * 214. Actual time-out is between 1x and 2x this
  167. * interval. For example, with DIDTTO=3, expiration
  168. * interval is between 16K and 32K. */
  169. uint64_t didtto:2;
  170. /* R/W If set, the (mem) CSR clock never turns off. */
  171. uint64_t csrckalwys:1;
  172. /* R/W If set, mclk never turns off. */
  173. uint64_t mclkalwys:1;
  174. /* R/W Selects the bit in the counter used for write
  175. * buffer flush time-outs (WBFLT+11) is the bit
  176. * position in an internal counter used to determine
  177. * expiration. The write buffer expires between 1x and
  178. * 2x this interval. For example, with WBFLT = 0, a
  179. * write buffer expires between 2K and 4K cycles after
  180. * the write buffer entry is allocated. */
  181. uint64_t wbfltime:3;
  182. /* R/W If set, do not put Istream in the L2 cache. */
  183. uint64_t istrnol2:1;
  184. /* R/W The write buffer threshold. */
  185. uint64_t wbthresh:4;
  186. /* Reserved */
  187. uint64_t reserved2:2;
  188. /* R/W If set, CVMSEG is available for loads/stores in
  189. * kernel/debug mode. */
  190. uint64_t cvmsegenak:1;
  191. /* R/W If set, CVMSEG is available for loads/stores in
  192. * supervisor mode. */
  193. uint64_t cvmsegenas:1;
  194. /* R/W If set, CVMSEG is available for loads/stores in
  195. * user mode. */
  196. uint64_t cvmsegenau:1;
  197. /* R/W Size of local memory in cache blocks, 54 (6912
  198. * bytes) is max legal value. */
  199. uint64_t lmemsz:6;
  200. } s;
  201. };
  202. extern void octeon_write_lcd(const char *s);
  203. extern void octeon_check_cpu_bist(void);
  204. extern int octeon_get_boot_debug_flag(void);
  205. extern int octeon_get_boot_uart(void);
  206. struct uart_port;
  207. extern unsigned int octeon_serial_in(struct uart_port *, int);
  208. extern void octeon_serial_out(struct uart_port *, int, int);
  209. /**
  210. * Write a 32bit value to the Octeon NPI register space
  211. *
  212. * @address: Address to write to
  213. * @val: Value to write
  214. */
  215. static inline void octeon_npi_write32(uint64_t address, uint32_t val)
  216. {
  217. cvmx_write64_uint32(address ^ 4, val);
  218. cvmx_read64_uint32(address ^ 4);
  219. }
  220. /**
  221. * Read a 32bit value from the Octeon NPI register space
  222. *
  223. * @address: Address to read
  224. * Returns The result
  225. */
  226. static inline uint32_t octeon_npi_read32(uint64_t address)
  227. {
  228. return cvmx_read64_uint32(address ^ 4);
  229. }
  230. extern struct cvmx_bootinfo *octeon_bootinfo;
  231. extern uint64_t octeon_bootloader_entry_addr;
  232. extern void (*octeon_irq_setup_secondary)(void);
  233. typedef void (*octeon_irq_ip4_handler_t)(void);
  234. void octeon_irq_set_ip4_handler(octeon_irq_ip4_handler_t);
  235. #endif /* __ASM_OCTEON_OCTEON_H */