cvmx-spxx-defs.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_SPXX_DEFS_H__
  28. #define __CVMX_SPXX_DEFS_H__
  29. #define CVMX_SPXX_BCKPRS_CNT(block_id) (CVMX_ADD_IO_SEG(0x0001180090000340ull) + ((block_id) & 1) * 0x8000000ull)
  30. #define CVMX_SPXX_BIST_STAT(block_id) (CVMX_ADD_IO_SEG(0x00011800900007F8ull) + ((block_id) & 1) * 0x8000000ull)
  31. #define CVMX_SPXX_CLK_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000348ull) + ((block_id) & 1) * 0x8000000ull)
  32. #define CVMX_SPXX_CLK_STAT(block_id) (CVMX_ADD_IO_SEG(0x0001180090000350ull) + ((block_id) & 1) * 0x8000000ull)
  33. #define CVMX_SPXX_DBG_DESKEW_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000368ull) + ((block_id) & 1) * 0x8000000ull)
  34. #define CVMX_SPXX_DBG_DESKEW_STATE(block_id) (CVMX_ADD_IO_SEG(0x0001180090000370ull) + ((block_id) & 1) * 0x8000000ull)
  35. #define CVMX_SPXX_DRV_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000358ull) + ((block_id) & 1) * 0x8000000ull)
  36. #define CVMX_SPXX_ERR_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000320ull) + ((block_id) & 1) * 0x8000000ull)
  37. #define CVMX_SPXX_INT_DAT(block_id) (CVMX_ADD_IO_SEG(0x0001180090000318ull) + ((block_id) & 1) * 0x8000000ull)
  38. #define CVMX_SPXX_INT_MSK(block_id) (CVMX_ADD_IO_SEG(0x0001180090000308ull) + ((block_id) & 1) * 0x8000000ull)
  39. #define CVMX_SPXX_INT_REG(block_id) (CVMX_ADD_IO_SEG(0x0001180090000300ull) + ((block_id) & 1) * 0x8000000ull)
  40. #define CVMX_SPXX_INT_SYNC(block_id) (CVMX_ADD_IO_SEG(0x0001180090000310ull) + ((block_id) & 1) * 0x8000000ull)
  41. #define CVMX_SPXX_TPA_ACC(block_id) (CVMX_ADD_IO_SEG(0x0001180090000338ull) + ((block_id) & 1) * 0x8000000ull)
  42. #define CVMX_SPXX_TPA_MAX(block_id) (CVMX_ADD_IO_SEG(0x0001180090000330ull) + ((block_id) & 1) * 0x8000000ull)
  43. #define CVMX_SPXX_TPA_SEL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000328ull) + ((block_id) & 1) * 0x8000000ull)
  44. #define CVMX_SPXX_TRN4_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000360ull) + ((block_id) & 1) * 0x8000000ull)
  45. union cvmx_spxx_bckprs_cnt {
  46. uint64_t u64;
  47. struct cvmx_spxx_bckprs_cnt_s {
  48. #ifdef __BIG_ENDIAN_BITFIELD
  49. uint64_t reserved_32_63:32;
  50. uint64_t cnt:32;
  51. #else
  52. uint64_t cnt:32;
  53. uint64_t reserved_32_63:32;
  54. #endif
  55. } s;
  56. struct cvmx_spxx_bckprs_cnt_s cn38xx;
  57. struct cvmx_spxx_bckprs_cnt_s cn38xxp2;
  58. struct cvmx_spxx_bckprs_cnt_s cn58xx;
  59. struct cvmx_spxx_bckprs_cnt_s cn58xxp1;
  60. };
  61. union cvmx_spxx_bist_stat {
  62. uint64_t u64;
  63. struct cvmx_spxx_bist_stat_s {
  64. #ifdef __BIG_ENDIAN_BITFIELD
  65. uint64_t reserved_3_63:61;
  66. uint64_t stat2:1;
  67. uint64_t stat1:1;
  68. uint64_t stat0:1;
  69. #else
  70. uint64_t stat0:1;
  71. uint64_t stat1:1;
  72. uint64_t stat2:1;
  73. uint64_t reserved_3_63:61;
  74. #endif
  75. } s;
  76. struct cvmx_spxx_bist_stat_s cn38xx;
  77. struct cvmx_spxx_bist_stat_s cn38xxp2;
  78. struct cvmx_spxx_bist_stat_s cn58xx;
  79. struct cvmx_spxx_bist_stat_s cn58xxp1;
  80. };
  81. union cvmx_spxx_clk_ctl {
  82. uint64_t u64;
  83. struct cvmx_spxx_clk_ctl_s {
  84. #ifdef __BIG_ENDIAN_BITFIELD
  85. uint64_t reserved_17_63:47;
  86. uint64_t seetrn:1;
  87. uint64_t reserved_12_15:4;
  88. uint64_t clkdly:5;
  89. uint64_t runbist:1;
  90. uint64_t statdrv:1;
  91. uint64_t statrcv:1;
  92. uint64_t sndtrn:1;
  93. uint64_t drptrn:1;
  94. uint64_t rcvtrn:1;
  95. uint64_t srxdlck:1;
  96. #else
  97. uint64_t srxdlck:1;
  98. uint64_t rcvtrn:1;
  99. uint64_t drptrn:1;
  100. uint64_t sndtrn:1;
  101. uint64_t statrcv:1;
  102. uint64_t statdrv:1;
  103. uint64_t runbist:1;
  104. uint64_t clkdly:5;
  105. uint64_t reserved_12_15:4;
  106. uint64_t seetrn:1;
  107. uint64_t reserved_17_63:47;
  108. #endif
  109. } s;
  110. struct cvmx_spxx_clk_ctl_s cn38xx;
  111. struct cvmx_spxx_clk_ctl_s cn38xxp2;
  112. struct cvmx_spxx_clk_ctl_s cn58xx;
  113. struct cvmx_spxx_clk_ctl_s cn58xxp1;
  114. };
  115. union cvmx_spxx_clk_stat {
  116. uint64_t u64;
  117. struct cvmx_spxx_clk_stat_s {
  118. #ifdef __BIG_ENDIAN_BITFIELD
  119. uint64_t reserved_11_63:53;
  120. uint64_t stxcal:1;
  121. uint64_t reserved_9_9:1;
  122. uint64_t srxtrn:1;
  123. uint64_t s4clk1:1;
  124. uint64_t s4clk0:1;
  125. uint64_t d4clk1:1;
  126. uint64_t d4clk0:1;
  127. uint64_t reserved_0_3:4;
  128. #else
  129. uint64_t reserved_0_3:4;
  130. uint64_t d4clk0:1;
  131. uint64_t d4clk1:1;
  132. uint64_t s4clk0:1;
  133. uint64_t s4clk1:1;
  134. uint64_t srxtrn:1;
  135. uint64_t reserved_9_9:1;
  136. uint64_t stxcal:1;
  137. uint64_t reserved_11_63:53;
  138. #endif
  139. } s;
  140. struct cvmx_spxx_clk_stat_s cn38xx;
  141. struct cvmx_spxx_clk_stat_s cn38xxp2;
  142. struct cvmx_spxx_clk_stat_s cn58xx;
  143. struct cvmx_spxx_clk_stat_s cn58xxp1;
  144. };
  145. union cvmx_spxx_dbg_deskew_ctl {
  146. uint64_t u64;
  147. struct cvmx_spxx_dbg_deskew_ctl_s {
  148. #ifdef __BIG_ENDIAN_BITFIELD
  149. uint64_t reserved_30_63:34;
  150. uint64_t fallnop:1;
  151. uint64_t fall8:1;
  152. uint64_t reserved_26_27:2;
  153. uint64_t sstep_go:1;
  154. uint64_t sstep:1;
  155. uint64_t reserved_22_23:2;
  156. uint64_t clrdly:1;
  157. uint64_t dec:1;
  158. uint64_t inc:1;
  159. uint64_t mux:1;
  160. uint64_t offset:5;
  161. uint64_t bitsel:5;
  162. uint64_t offdly:6;
  163. uint64_t dllfrc:1;
  164. uint64_t dlldis:1;
  165. #else
  166. uint64_t dlldis:1;
  167. uint64_t dllfrc:1;
  168. uint64_t offdly:6;
  169. uint64_t bitsel:5;
  170. uint64_t offset:5;
  171. uint64_t mux:1;
  172. uint64_t inc:1;
  173. uint64_t dec:1;
  174. uint64_t clrdly:1;
  175. uint64_t reserved_22_23:2;
  176. uint64_t sstep:1;
  177. uint64_t sstep_go:1;
  178. uint64_t reserved_26_27:2;
  179. uint64_t fall8:1;
  180. uint64_t fallnop:1;
  181. uint64_t reserved_30_63:34;
  182. #endif
  183. } s;
  184. struct cvmx_spxx_dbg_deskew_ctl_s cn38xx;
  185. struct cvmx_spxx_dbg_deskew_ctl_s cn38xxp2;
  186. struct cvmx_spxx_dbg_deskew_ctl_s cn58xx;
  187. struct cvmx_spxx_dbg_deskew_ctl_s cn58xxp1;
  188. };
  189. union cvmx_spxx_dbg_deskew_state {
  190. uint64_t u64;
  191. struct cvmx_spxx_dbg_deskew_state_s {
  192. #ifdef __BIG_ENDIAN_BITFIELD
  193. uint64_t reserved_9_63:55;
  194. uint64_t testres:1;
  195. uint64_t unxterm:1;
  196. uint64_t muxsel:2;
  197. uint64_t offset:5;
  198. #else
  199. uint64_t offset:5;
  200. uint64_t muxsel:2;
  201. uint64_t unxterm:1;
  202. uint64_t testres:1;
  203. uint64_t reserved_9_63:55;
  204. #endif
  205. } s;
  206. struct cvmx_spxx_dbg_deskew_state_s cn38xx;
  207. struct cvmx_spxx_dbg_deskew_state_s cn38xxp2;
  208. struct cvmx_spxx_dbg_deskew_state_s cn58xx;
  209. struct cvmx_spxx_dbg_deskew_state_s cn58xxp1;
  210. };
  211. union cvmx_spxx_drv_ctl {
  212. uint64_t u64;
  213. struct cvmx_spxx_drv_ctl_s {
  214. #ifdef __BIG_ENDIAN_BITFIELD
  215. uint64_t reserved_0_63:64;
  216. #else
  217. uint64_t reserved_0_63:64;
  218. #endif
  219. } s;
  220. struct cvmx_spxx_drv_ctl_cn38xx {
  221. #ifdef __BIG_ENDIAN_BITFIELD
  222. uint64_t reserved_16_63:48;
  223. uint64_t stx4ncmp:4;
  224. uint64_t stx4pcmp:4;
  225. uint64_t srx4cmp:8;
  226. #else
  227. uint64_t srx4cmp:8;
  228. uint64_t stx4pcmp:4;
  229. uint64_t stx4ncmp:4;
  230. uint64_t reserved_16_63:48;
  231. #endif
  232. } cn38xx;
  233. struct cvmx_spxx_drv_ctl_cn38xx cn38xxp2;
  234. struct cvmx_spxx_drv_ctl_cn58xx {
  235. #ifdef __BIG_ENDIAN_BITFIELD
  236. uint64_t reserved_24_63:40;
  237. uint64_t stx4ncmp:4;
  238. uint64_t stx4pcmp:4;
  239. uint64_t reserved_10_15:6;
  240. uint64_t srx4cmp:10;
  241. #else
  242. uint64_t srx4cmp:10;
  243. uint64_t reserved_10_15:6;
  244. uint64_t stx4pcmp:4;
  245. uint64_t stx4ncmp:4;
  246. uint64_t reserved_24_63:40;
  247. #endif
  248. } cn58xx;
  249. struct cvmx_spxx_drv_ctl_cn58xx cn58xxp1;
  250. };
  251. union cvmx_spxx_err_ctl {
  252. uint64_t u64;
  253. struct cvmx_spxx_err_ctl_s {
  254. #ifdef __BIG_ENDIAN_BITFIELD
  255. uint64_t reserved_9_63:55;
  256. uint64_t prtnxa:1;
  257. uint64_t dipcls:1;
  258. uint64_t dippay:1;
  259. uint64_t reserved_4_5:2;
  260. uint64_t errcnt:4;
  261. #else
  262. uint64_t errcnt:4;
  263. uint64_t reserved_4_5:2;
  264. uint64_t dippay:1;
  265. uint64_t dipcls:1;
  266. uint64_t prtnxa:1;
  267. uint64_t reserved_9_63:55;
  268. #endif
  269. } s;
  270. struct cvmx_spxx_err_ctl_s cn38xx;
  271. struct cvmx_spxx_err_ctl_s cn38xxp2;
  272. struct cvmx_spxx_err_ctl_s cn58xx;
  273. struct cvmx_spxx_err_ctl_s cn58xxp1;
  274. };
  275. union cvmx_spxx_int_dat {
  276. uint64_t u64;
  277. struct cvmx_spxx_int_dat_s {
  278. #ifdef __BIG_ENDIAN_BITFIELD
  279. uint64_t reserved_32_63:32;
  280. uint64_t mul:1;
  281. uint64_t reserved_14_30:17;
  282. uint64_t calbnk:2;
  283. uint64_t rsvop:4;
  284. uint64_t prt:8;
  285. #else
  286. uint64_t prt:8;
  287. uint64_t rsvop:4;
  288. uint64_t calbnk:2;
  289. uint64_t reserved_14_30:17;
  290. uint64_t mul:1;
  291. uint64_t reserved_32_63:32;
  292. #endif
  293. } s;
  294. struct cvmx_spxx_int_dat_s cn38xx;
  295. struct cvmx_spxx_int_dat_s cn38xxp2;
  296. struct cvmx_spxx_int_dat_s cn58xx;
  297. struct cvmx_spxx_int_dat_s cn58xxp1;
  298. };
  299. union cvmx_spxx_int_msk {
  300. uint64_t u64;
  301. struct cvmx_spxx_int_msk_s {
  302. #ifdef __BIG_ENDIAN_BITFIELD
  303. uint64_t reserved_12_63:52;
  304. uint64_t calerr:1;
  305. uint64_t syncerr:1;
  306. uint64_t diperr:1;
  307. uint64_t tpaovr:1;
  308. uint64_t rsverr:1;
  309. uint64_t drwnng:1;
  310. uint64_t clserr:1;
  311. uint64_t spiovr:1;
  312. uint64_t reserved_2_3:2;
  313. uint64_t abnorm:1;
  314. uint64_t prtnxa:1;
  315. #else
  316. uint64_t prtnxa:1;
  317. uint64_t abnorm:1;
  318. uint64_t reserved_2_3:2;
  319. uint64_t spiovr:1;
  320. uint64_t clserr:1;
  321. uint64_t drwnng:1;
  322. uint64_t rsverr:1;
  323. uint64_t tpaovr:1;
  324. uint64_t diperr:1;
  325. uint64_t syncerr:1;
  326. uint64_t calerr:1;
  327. uint64_t reserved_12_63:52;
  328. #endif
  329. } s;
  330. struct cvmx_spxx_int_msk_s cn38xx;
  331. struct cvmx_spxx_int_msk_s cn38xxp2;
  332. struct cvmx_spxx_int_msk_s cn58xx;
  333. struct cvmx_spxx_int_msk_s cn58xxp1;
  334. };
  335. union cvmx_spxx_int_reg {
  336. uint64_t u64;
  337. struct cvmx_spxx_int_reg_s {
  338. #ifdef __BIG_ENDIAN_BITFIELD
  339. uint64_t reserved_32_63:32;
  340. uint64_t spf:1;
  341. uint64_t reserved_12_30:19;
  342. uint64_t calerr:1;
  343. uint64_t syncerr:1;
  344. uint64_t diperr:1;
  345. uint64_t tpaovr:1;
  346. uint64_t rsverr:1;
  347. uint64_t drwnng:1;
  348. uint64_t clserr:1;
  349. uint64_t spiovr:1;
  350. uint64_t reserved_2_3:2;
  351. uint64_t abnorm:1;
  352. uint64_t prtnxa:1;
  353. #else
  354. uint64_t prtnxa:1;
  355. uint64_t abnorm:1;
  356. uint64_t reserved_2_3:2;
  357. uint64_t spiovr:1;
  358. uint64_t clserr:1;
  359. uint64_t drwnng:1;
  360. uint64_t rsverr:1;
  361. uint64_t tpaovr:1;
  362. uint64_t diperr:1;
  363. uint64_t syncerr:1;
  364. uint64_t calerr:1;
  365. uint64_t reserved_12_30:19;
  366. uint64_t spf:1;
  367. uint64_t reserved_32_63:32;
  368. #endif
  369. } s;
  370. struct cvmx_spxx_int_reg_s cn38xx;
  371. struct cvmx_spxx_int_reg_s cn38xxp2;
  372. struct cvmx_spxx_int_reg_s cn58xx;
  373. struct cvmx_spxx_int_reg_s cn58xxp1;
  374. };
  375. union cvmx_spxx_int_sync {
  376. uint64_t u64;
  377. struct cvmx_spxx_int_sync_s {
  378. #ifdef __BIG_ENDIAN_BITFIELD
  379. uint64_t reserved_12_63:52;
  380. uint64_t calerr:1;
  381. uint64_t syncerr:1;
  382. uint64_t diperr:1;
  383. uint64_t tpaovr:1;
  384. uint64_t rsverr:1;
  385. uint64_t drwnng:1;
  386. uint64_t clserr:1;
  387. uint64_t spiovr:1;
  388. uint64_t reserved_2_3:2;
  389. uint64_t abnorm:1;
  390. uint64_t prtnxa:1;
  391. #else
  392. uint64_t prtnxa:1;
  393. uint64_t abnorm:1;
  394. uint64_t reserved_2_3:2;
  395. uint64_t spiovr:1;
  396. uint64_t clserr:1;
  397. uint64_t drwnng:1;
  398. uint64_t rsverr:1;
  399. uint64_t tpaovr:1;
  400. uint64_t diperr:1;
  401. uint64_t syncerr:1;
  402. uint64_t calerr:1;
  403. uint64_t reserved_12_63:52;
  404. #endif
  405. } s;
  406. struct cvmx_spxx_int_sync_s cn38xx;
  407. struct cvmx_spxx_int_sync_s cn38xxp2;
  408. struct cvmx_spxx_int_sync_s cn58xx;
  409. struct cvmx_spxx_int_sync_s cn58xxp1;
  410. };
  411. union cvmx_spxx_tpa_acc {
  412. uint64_t u64;
  413. struct cvmx_spxx_tpa_acc_s {
  414. #ifdef __BIG_ENDIAN_BITFIELD
  415. uint64_t reserved_32_63:32;
  416. uint64_t cnt:32;
  417. #else
  418. uint64_t cnt:32;
  419. uint64_t reserved_32_63:32;
  420. #endif
  421. } s;
  422. struct cvmx_spxx_tpa_acc_s cn38xx;
  423. struct cvmx_spxx_tpa_acc_s cn38xxp2;
  424. struct cvmx_spxx_tpa_acc_s cn58xx;
  425. struct cvmx_spxx_tpa_acc_s cn58xxp1;
  426. };
  427. union cvmx_spxx_tpa_max {
  428. uint64_t u64;
  429. struct cvmx_spxx_tpa_max_s {
  430. #ifdef __BIG_ENDIAN_BITFIELD
  431. uint64_t reserved_32_63:32;
  432. uint64_t max:32;
  433. #else
  434. uint64_t max:32;
  435. uint64_t reserved_32_63:32;
  436. #endif
  437. } s;
  438. struct cvmx_spxx_tpa_max_s cn38xx;
  439. struct cvmx_spxx_tpa_max_s cn38xxp2;
  440. struct cvmx_spxx_tpa_max_s cn58xx;
  441. struct cvmx_spxx_tpa_max_s cn58xxp1;
  442. };
  443. union cvmx_spxx_tpa_sel {
  444. uint64_t u64;
  445. struct cvmx_spxx_tpa_sel_s {
  446. #ifdef __BIG_ENDIAN_BITFIELD
  447. uint64_t reserved_4_63:60;
  448. uint64_t prtsel:4;
  449. #else
  450. uint64_t prtsel:4;
  451. uint64_t reserved_4_63:60;
  452. #endif
  453. } s;
  454. struct cvmx_spxx_tpa_sel_s cn38xx;
  455. struct cvmx_spxx_tpa_sel_s cn38xxp2;
  456. struct cvmx_spxx_tpa_sel_s cn58xx;
  457. struct cvmx_spxx_tpa_sel_s cn58xxp1;
  458. };
  459. union cvmx_spxx_trn4_ctl {
  460. uint64_t u64;
  461. struct cvmx_spxx_trn4_ctl_s {
  462. #ifdef __BIG_ENDIAN_BITFIELD
  463. uint64_t reserved_13_63:51;
  464. uint64_t trntest:1;
  465. uint64_t jitter:3;
  466. uint64_t clr_boot:1;
  467. uint64_t set_boot:1;
  468. uint64_t maxdist:5;
  469. uint64_t macro_en:1;
  470. uint64_t mux_en:1;
  471. #else
  472. uint64_t mux_en:1;
  473. uint64_t macro_en:1;
  474. uint64_t maxdist:5;
  475. uint64_t set_boot:1;
  476. uint64_t clr_boot:1;
  477. uint64_t jitter:3;
  478. uint64_t trntest:1;
  479. uint64_t reserved_13_63:51;
  480. #endif
  481. } s;
  482. struct cvmx_spxx_trn4_ctl_s cn38xx;
  483. struct cvmx_spxx_trn4_ctl_s cn38xxp2;
  484. struct cvmx_spxx_trn4_ctl_s cn58xx;
  485. struct cvmx_spxx_trn4_ctl_s cn58xxp1;
  486. };
  487. #endif