1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: support@caviumnetworks.com
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_PKO_DEFS_H__
- #define __CVMX_PKO_DEFS_H__
- #define CVMX_PKO_MEM_COUNT0 (CVMX_ADD_IO_SEG(0x0001180050001080ull))
- #define CVMX_PKO_MEM_COUNT1 (CVMX_ADD_IO_SEG(0x0001180050001088ull))
- #define CVMX_PKO_MEM_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050001100ull))
- #define CVMX_PKO_MEM_DEBUG1 (CVMX_ADD_IO_SEG(0x0001180050001108ull))
- #define CVMX_PKO_MEM_DEBUG10 (CVMX_ADD_IO_SEG(0x0001180050001150ull))
- #define CVMX_PKO_MEM_DEBUG11 (CVMX_ADD_IO_SEG(0x0001180050001158ull))
- #define CVMX_PKO_MEM_DEBUG12 (CVMX_ADD_IO_SEG(0x0001180050001160ull))
- #define CVMX_PKO_MEM_DEBUG13 (CVMX_ADD_IO_SEG(0x0001180050001168ull))
- #define CVMX_PKO_MEM_DEBUG14 (CVMX_ADD_IO_SEG(0x0001180050001170ull))
- #define CVMX_PKO_MEM_DEBUG2 (CVMX_ADD_IO_SEG(0x0001180050001110ull))
- #define CVMX_PKO_MEM_DEBUG3 (CVMX_ADD_IO_SEG(0x0001180050001118ull))
- #define CVMX_PKO_MEM_DEBUG4 (CVMX_ADD_IO_SEG(0x0001180050001120ull))
- #define CVMX_PKO_MEM_DEBUG5 (CVMX_ADD_IO_SEG(0x0001180050001128ull))
- #define CVMX_PKO_MEM_DEBUG6 (CVMX_ADD_IO_SEG(0x0001180050001130ull))
- #define CVMX_PKO_MEM_DEBUG7 (CVMX_ADD_IO_SEG(0x0001180050001138ull))
- #define CVMX_PKO_MEM_DEBUG8 (CVMX_ADD_IO_SEG(0x0001180050001140ull))
- #define CVMX_PKO_MEM_DEBUG9 (CVMX_ADD_IO_SEG(0x0001180050001148ull))
- #define CVMX_PKO_MEM_IPORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001030ull))
- #define CVMX_PKO_MEM_IPORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001038ull))
- #define CVMX_PKO_MEM_IQUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001040ull))
- #define CVMX_PKO_MEM_IQUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001048ull))
- #define CVMX_PKO_MEM_PORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001010ull))
- #define CVMX_PKO_MEM_PORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001018ull))
- #define CVMX_PKO_MEM_PORT_RATE0 (CVMX_ADD_IO_SEG(0x0001180050001020ull))
- #define CVMX_PKO_MEM_PORT_RATE1 (CVMX_ADD_IO_SEG(0x0001180050001028ull))
- #define CVMX_PKO_MEM_QUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001000ull))
- #define CVMX_PKO_MEM_QUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001008ull))
- #define CVMX_PKO_MEM_THROTTLE_INT (CVMX_ADD_IO_SEG(0x0001180050001058ull))
- #define CVMX_PKO_MEM_THROTTLE_PIPE (CVMX_ADD_IO_SEG(0x0001180050001050ull))
- #define CVMX_PKO_REG_BIST_RESULT (CVMX_ADD_IO_SEG(0x0001180050000080ull))
- #define CVMX_PKO_REG_CMD_BUF (CVMX_ADD_IO_SEG(0x0001180050000010ull))
- #define CVMX_PKO_REG_CRC_CTLX(offset) (CVMX_ADD_IO_SEG(0x0001180050000028ull) + ((offset) & 1) * 8)
- #define CVMX_PKO_REG_CRC_ENABLE (CVMX_ADD_IO_SEG(0x0001180050000020ull))
- #define CVMX_PKO_REG_CRC_IVX(offset) (CVMX_ADD_IO_SEG(0x0001180050000038ull) + ((offset) & 1) * 8)
- #define CVMX_PKO_REG_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050000098ull))
- #define CVMX_PKO_REG_DEBUG1 (CVMX_ADD_IO_SEG(0x00011800500000A0ull))
- #define CVMX_PKO_REG_DEBUG2 (CVMX_ADD_IO_SEG(0x00011800500000A8ull))
- #define CVMX_PKO_REG_DEBUG3 (CVMX_ADD_IO_SEG(0x00011800500000B0ull))
- #define CVMX_PKO_REG_DEBUG4 (CVMX_ADD_IO_SEG(0x00011800500000B8ull))
- #define CVMX_PKO_REG_ENGINE_INFLIGHT (CVMX_ADD_IO_SEG(0x0001180050000050ull))
- #define CVMX_PKO_REG_ENGINE_INFLIGHT1 (CVMX_ADD_IO_SEG(0x0001180050000318ull))
- #define CVMX_PKO_REG_ENGINE_STORAGEX(offset) (CVMX_ADD_IO_SEG(0x0001180050000300ull) + ((offset) & 1) * 8)
- #define CVMX_PKO_REG_ENGINE_THRESH (CVMX_ADD_IO_SEG(0x0001180050000058ull))
- #define CVMX_PKO_REG_ERROR (CVMX_ADD_IO_SEG(0x0001180050000088ull))
- #define CVMX_PKO_REG_FLAGS (CVMX_ADD_IO_SEG(0x0001180050000000ull))
- #define CVMX_PKO_REG_GMX_PORT_MODE (CVMX_ADD_IO_SEG(0x0001180050000018ull))
- #define CVMX_PKO_REG_INT_MASK (CVMX_ADD_IO_SEG(0x0001180050000090ull))
- #define CVMX_PKO_REG_LOOPBACK_BPID (CVMX_ADD_IO_SEG(0x0001180050000118ull))
- #define CVMX_PKO_REG_LOOPBACK_PKIND (CVMX_ADD_IO_SEG(0x0001180050000068ull))
- #define CVMX_PKO_REG_MIN_PKT (CVMX_ADD_IO_SEG(0x0001180050000070ull))
- #define CVMX_PKO_REG_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000110ull))
- #define CVMX_PKO_REG_QUEUE_MODE (CVMX_ADD_IO_SEG(0x0001180050000048ull))
- #define CVMX_PKO_REG_QUEUE_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000108ull))
- #define CVMX_PKO_REG_QUEUE_PTRS1 (CVMX_ADD_IO_SEG(0x0001180050000100ull))
- #define CVMX_PKO_REG_READ_IDX (CVMX_ADD_IO_SEG(0x0001180050000008ull))
- #define CVMX_PKO_REG_THROTTLE (CVMX_ADD_IO_SEG(0x0001180050000078ull))
- #define CVMX_PKO_REG_TIMESTAMP (CVMX_ADD_IO_SEG(0x0001180050000060ull))
- union cvmx_pko_mem_count0 {
- uint64_t u64;
- struct cvmx_pko_mem_count0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t count:32;
- #else
- uint64_t count:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_pko_mem_count0_s cn30xx;
- struct cvmx_pko_mem_count0_s cn31xx;
- struct cvmx_pko_mem_count0_s cn38xx;
- struct cvmx_pko_mem_count0_s cn38xxp2;
- struct cvmx_pko_mem_count0_s cn50xx;
- struct cvmx_pko_mem_count0_s cn52xx;
- struct cvmx_pko_mem_count0_s cn52xxp1;
- struct cvmx_pko_mem_count0_s cn56xx;
- struct cvmx_pko_mem_count0_s cn56xxp1;
- struct cvmx_pko_mem_count0_s cn58xx;
- struct cvmx_pko_mem_count0_s cn58xxp1;
- struct cvmx_pko_mem_count0_s cn61xx;
- struct cvmx_pko_mem_count0_s cn63xx;
- struct cvmx_pko_mem_count0_s cn63xxp1;
- struct cvmx_pko_mem_count0_s cn66xx;
- struct cvmx_pko_mem_count0_s cn68xx;
- struct cvmx_pko_mem_count0_s cn68xxp1;
- struct cvmx_pko_mem_count0_s cnf71xx;
- };
- union cvmx_pko_mem_count1 {
- uint64_t u64;
- struct cvmx_pko_mem_count1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t count:48;
- #else
- uint64_t count:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- struct cvmx_pko_mem_count1_s cn30xx;
- struct cvmx_pko_mem_count1_s cn31xx;
- struct cvmx_pko_mem_count1_s cn38xx;
- struct cvmx_pko_mem_count1_s cn38xxp2;
- struct cvmx_pko_mem_count1_s cn50xx;
- struct cvmx_pko_mem_count1_s cn52xx;
- struct cvmx_pko_mem_count1_s cn52xxp1;
- struct cvmx_pko_mem_count1_s cn56xx;
- struct cvmx_pko_mem_count1_s cn56xxp1;
- struct cvmx_pko_mem_count1_s cn58xx;
- struct cvmx_pko_mem_count1_s cn58xxp1;
- struct cvmx_pko_mem_count1_s cn61xx;
- struct cvmx_pko_mem_count1_s cn63xx;
- struct cvmx_pko_mem_count1_s cn63xxp1;
- struct cvmx_pko_mem_count1_s cn66xx;
- struct cvmx_pko_mem_count1_s cn68xx;
- struct cvmx_pko_mem_count1_s cn68xxp1;
- struct cvmx_pko_mem_count1_s cnf71xx;
- };
- union cvmx_pko_mem_debug0 {
- uint64_t u64;
- struct cvmx_pko_mem_debug0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t fau:28;
- uint64_t cmd:14;
- uint64_t segs:6;
- uint64_t size:16;
- #else
- uint64_t size:16;
- uint64_t segs:6;
- uint64_t cmd:14;
- uint64_t fau:28;
- #endif
- } s;
- struct cvmx_pko_mem_debug0_s cn30xx;
- struct cvmx_pko_mem_debug0_s cn31xx;
- struct cvmx_pko_mem_debug0_s cn38xx;
- struct cvmx_pko_mem_debug0_s cn38xxp2;
- struct cvmx_pko_mem_debug0_s cn50xx;
- struct cvmx_pko_mem_debug0_s cn52xx;
- struct cvmx_pko_mem_debug0_s cn52xxp1;
- struct cvmx_pko_mem_debug0_s cn56xx;
- struct cvmx_pko_mem_debug0_s cn56xxp1;
- struct cvmx_pko_mem_debug0_s cn58xx;
- struct cvmx_pko_mem_debug0_s cn58xxp1;
- struct cvmx_pko_mem_debug0_s cn61xx;
- struct cvmx_pko_mem_debug0_s cn63xx;
- struct cvmx_pko_mem_debug0_s cn63xxp1;
- struct cvmx_pko_mem_debug0_s cn66xx;
- struct cvmx_pko_mem_debug0_s cn68xx;
- struct cvmx_pko_mem_debug0_s cn68xxp1;
- struct cvmx_pko_mem_debug0_s cnf71xx;
- };
- union cvmx_pko_mem_debug1 {
- uint64_t u64;
- struct cvmx_pko_mem_debug1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t ptr:40;
- #else
- uint64_t ptr:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } s;
- struct cvmx_pko_mem_debug1_s cn30xx;
- struct cvmx_pko_mem_debug1_s cn31xx;
- struct cvmx_pko_mem_debug1_s cn38xx;
- struct cvmx_pko_mem_debug1_s cn38xxp2;
- struct cvmx_pko_mem_debug1_s cn50xx;
- struct cvmx_pko_mem_debug1_s cn52xx;
- struct cvmx_pko_mem_debug1_s cn52xxp1;
- struct cvmx_pko_mem_debug1_s cn56xx;
- struct cvmx_pko_mem_debug1_s cn56xxp1;
- struct cvmx_pko_mem_debug1_s cn58xx;
- struct cvmx_pko_mem_debug1_s cn58xxp1;
- struct cvmx_pko_mem_debug1_s cn61xx;
- struct cvmx_pko_mem_debug1_s cn63xx;
- struct cvmx_pko_mem_debug1_s cn63xxp1;
- struct cvmx_pko_mem_debug1_s cn66xx;
- struct cvmx_pko_mem_debug1_s cn68xx;
- struct cvmx_pko_mem_debug1_s cn68xxp1;
- struct cvmx_pko_mem_debug1_s cnf71xx;
- };
- union cvmx_pko_mem_debug10 {
- uint64_t u64;
- struct cvmx_pko_mem_debug10_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug10_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t fau:28;
- uint64_t cmd:14;
- uint64_t segs:6;
- uint64_t size:16;
- #else
- uint64_t size:16;
- uint64_t segs:6;
- uint64_t cmd:14;
- uint64_t fau:28;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug10_cn30xx cn31xx;
- struct cvmx_pko_mem_debug10_cn30xx cn38xx;
- struct cvmx_pko_mem_debug10_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug10_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t ptrs1:17;
- uint64_t reserved_17_31:15;
- uint64_t ptrs2:17;
- #else
- uint64_t ptrs2:17;
- uint64_t reserved_17_31:15;
- uint64_t ptrs1:17;
- uint64_t reserved_49_63:15;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug10_cn50xx cn52xx;
- struct cvmx_pko_mem_debug10_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug10_cn50xx cn56xx;
- struct cvmx_pko_mem_debug10_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug10_cn50xx cn58xx;
- struct cvmx_pko_mem_debug10_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug10_cn50xx cn61xx;
- struct cvmx_pko_mem_debug10_cn50xx cn63xx;
- struct cvmx_pko_mem_debug10_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug10_cn50xx cn66xx;
- struct cvmx_pko_mem_debug10_cn50xx cn68xx;
- struct cvmx_pko_mem_debug10_cn50xx cn68xxp1;
- struct cvmx_pko_mem_debug10_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug11 {
- uint64_t u64;
- struct cvmx_pko_mem_debug11_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t reserved_0_39:40;
- #else
- uint64_t reserved_0_39:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } s;
- struct cvmx_pko_mem_debug11_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t ptr:40;
- #else
- uint64_t ptr:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug11_cn30xx cn31xx;
- struct cvmx_pko_mem_debug11_cn30xx cn38xx;
- struct cvmx_pko_mem_debug11_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug11_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t maj:1;
- uint64_t uid:3;
- uint64_t sop:1;
- uint64_t len:1;
- uint64_t chk:1;
- uint64_t cnt:13;
- uint64_t mod:3;
- #else
- uint64_t mod:3;
- uint64_t cnt:13;
- uint64_t chk:1;
- uint64_t len:1;
- uint64_t sop:1;
- uint64_t uid:3;
- uint64_t maj:1;
- uint64_t reserved_23_63:41;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug11_cn50xx cn52xx;
- struct cvmx_pko_mem_debug11_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug11_cn50xx cn56xx;
- struct cvmx_pko_mem_debug11_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug11_cn50xx cn58xx;
- struct cvmx_pko_mem_debug11_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug11_cn50xx cn61xx;
- struct cvmx_pko_mem_debug11_cn50xx cn63xx;
- struct cvmx_pko_mem_debug11_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug11_cn50xx cn66xx;
- struct cvmx_pko_mem_debug11_cn50xx cn68xx;
- struct cvmx_pko_mem_debug11_cn50xx cn68xxp1;
- struct cvmx_pko_mem_debug11_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug12 {
- uint64_t u64;
- struct cvmx_pko_mem_debug12_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug12_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug12_cn30xx cn31xx;
- struct cvmx_pko_mem_debug12_cn30xx cn38xx;
- struct cvmx_pko_mem_debug12_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug12_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t fau:28;
- uint64_t cmd:14;
- uint64_t segs:6;
- uint64_t size:16;
- #else
- uint64_t size:16;
- uint64_t segs:6;
- uint64_t cmd:14;
- uint64_t fau:28;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug12_cn50xx cn52xx;
- struct cvmx_pko_mem_debug12_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug12_cn50xx cn56xx;
- struct cvmx_pko_mem_debug12_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug12_cn50xx cn58xx;
- struct cvmx_pko_mem_debug12_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug12_cn50xx cn61xx;
- struct cvmx_pko_mem_debug12_cn50xx cn63xx;
- struct cvmx_pko_mem_debug12_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug12_cn50xx cn66xx;
- struct cvmx_pko_mem_debug12_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t state:64;
- #else
- uint64_t state:64;
- #endif
- } cn68xx;
- struct cvmx_pko_mem_debug12_cn68xx cn68xxp1;
- struct cvmx_pko_mem_debug12_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug13 {
- uint64_t u64;
- struct cvmx_pko_mem_debug13_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug13_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_51_63:13;
- uint64_t widx:17;
- uint64_t ridx2:17;
- uint64_t widx2:17;
- #else
- uint64_t widx2:17;
- uint64_t ridx2:17;
- uint64_t widx:17;
- uint64_t reserved_51_63:13;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug13_cn30xx cn31xx;
- struct cvmx_pko_mem_debug13_cn30xx cn38xx;
- struct cvmx_pko_mem_debug13_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug13_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t ptr:40;
- #else
- uint64_t ptr:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug13_cn50xx cn52xx;
- struct cvmx_pko_mem_debug13_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug13_cn50xx cn56xx;
- struct cvmx_pko_mem_debug13_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug13_cn50xx cn58xx;
- struct cvmx_pko_mem_debug13_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug13_cn50xx cn61xx;
- struct cvmx_pko_mem_debug13_cn50xx cn63xx;
- struct cvmx_pko_mem_debug13_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug13_cn50xx cn66xx;
- struct cvmx_pko_mem_debug13_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t state:64;
- #else
- uint64_t state:64;
- #endif
- } cn68xx;
- struct cvmx_pko_mem_debug13_cn68xx cn68xxp1;
- struct cvmx_pko_mem_debug13_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug14 {
- uint64_t u64;
- struct cvmx_pko_mem_debug14_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug14_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t ridx:17;
- #else
- uint64_t ridx:17;
- uint64_t reserved_17_63:47;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug14_cn30xx cn31xx;
- struct cvmx_pko_mem_debug14_cn30xx cn38xx;
- struct cvmx_pko_mem_debug14_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug14_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_debug14_cn52xx cn52xxp1;
- struct cvmx_pko_mem_debug14_cn52xx cn56xx;
- struct cvmx_pko_mem_debug14_cn52xx cn56xxp1;
- struct cvmx_pko_mem_debug14_cn52xx cn61xx;
- struct cvmx_pko_mem_debug14_cn52xx cn63xx;
- struct cvmx_pko_mem_debug14_cn52xx cn63xxp1;
- struct cvmx_pko_mem_debug14_cn52xx cn66xx;
- struct cvmx_pko_mem_debug14_cn52xx cnf71xx;
- };
- union cvmx_pko_mem_debug2 {
- uint64_t u64;
- struct cvmx_pko_mem_debug2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t ptr:40;
- #else
- uint64_t ptr:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } s;
- struct cvmx_pko_mem_debug2_s cn30xx;
- struct cvmx_pko_mem_debug2_s cn31xx;
- struct cvmx_pko_mem_debug2_s cn38xx;
- struct cvmx_pko_mem_debug2_s cn38xxp2;
- struct cvmx_pko_mem_debug2_s cn50xx;
- struct cvmx_pko_mem_debug2_s cn52xx;
- struct cvmx_pko_mem_debug2_s cn52xxp1;
- struct cvmx_pko_mem_debug2_s cn56xx;
- struct cvmx_pko_mem_debug2_s cn56xxp1;
- struct cvmx_pko_mem_debug2_s cn58xx;
- struct cvmx_pko_mem_debug2_s cn58xxp1;
- struct cvmx_pko_mem_debug2_s cn61xx;
- struct cvmx_pko_mem_debug2_s cn63xx;
- struct cvmx_pko_mem_debug2_s cn63xxp1;
- struct cvmx_pko_mem_debug2_s cn66xx;
- struct cvmx_pko_mem_debug2_s cn68xx;
- struct cvmx_pko_mem_debug2_s cn68xxp1;
- struct cvmx_pko_mem_debug2_s cnf71xx;
- };
- union cvmx_pko_mem_debug3 {
- uint64_t u64;
- struct cvmx_pko_mem_debug3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug3_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t i:1;
- uint64_t back:4;
- uint64_t pool:3;
- uint64_t size:16;
- uint64_t ptr:40;
- #else
- uint64_t ptr:40;
- uint64_t size:16;
- uint64_t pool:3;
- uint64_t back:4;
- uint64_t i:1;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug3_cn30xx cn31xx;
- struct cvmx_pko_mem_debug3_cn30xx cn38xx;
- struct cvmx_pko_mem_debug3_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug3_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug3_cn50xx cn52xx;
- struct cvmx_pko_mem_debug3_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug3_cn50xx cn56xx;
- struct cvmx_pko_mem_debug3_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug3_cn50xx cn58xx;
- struct cvmx_pko_mem_debug3_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug3_cn50xx cn61xx;
- struct cvmx_pko_mem_debug3_cn50xx cn63xx;
- struct cvmx_pko_mem_debug3_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug3_cn50xx cn66xx;
- struct cvmx_pko_mem_debug3_cn50xx cn68xx;
- struct cvmx_pko_mem_debug3_cn50xx cn68xxp1;
- struct cvmx_pko_mem_debug3_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug4 {
- uint64_t u64;
- struct cvmx_pko_mem_debug4_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug4_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug4_cn30xx cn31xx;
- struct cvmx_pko_mem_debug4_cn30xx cn38xx;
- struct cvmx_pko_mem_debug4_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug4_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t cmnd_segs:3;
- uint64_t cmnd_siz:16;
- uint64_t cmnd_off:6;
- uint64_t uid:3;
- uint64_t dread_sop:1;
- uint64_t init_dwrite:1;
- uint64_t chk_once:1;
- uint64_t chk_mode:1;
- uint64_t active:1;
- uint64_t static_p:1;
- uint64_t qos:3;
- uint64_t qcb_ridx:5;
- uint64_t qid_off_max:4;
- uint64_t qid_off:4;
- uint64_t qid_base:8;
- uint64_t wait:1;
- uint64_t minor:2;
- uint64_t major:3;
- #else
- uint64_t major:3;
- uint64_t minor:2;
- uint64_t wait:1;
- uint64_t qid_base:8;
- uint64_t qid_off:4;
- uint64_t qid_off_max:4;
- uint64_t qcb_ridx:5;
- uint64_t qos:3;
- uint64_t static_p:1;
- uint64_t active:1;
- uint64_t chk_mode:1;
- uint64_t chk_once:1;
- uint64_t init_dwrite:1;
- uint64_t dread_sop:1;
- uint64_t uid:3;
- uint64_t cmnd_off:6;
- uint64_t cmnd_siz:16;
- uint64_t cmnd_segs:3;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug4_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t curr_siz:8;
- uint64_t curr_off:16;
- uint64_t cmnd_segs:6;
- uint64_t cmnd_siz:16;
- uint64_t cmnd_off:6;
- uint64_t uid:2;
- uint64_t dread_sop:1;
- uint64_t init_dwrite:1;
- uint64_t chk_once:1;
- uint64_t chk_mode:1;
- uint64_t wait:1;
- uint64_t minor:2;
- uint64_t major:3;
- #else
- uint64_t major:3;
- uint64_t minor:2;
- uint64_t wait:1;
- uint64_t chk_mode:1;
- uint64_t chk_once:1;
- uint64_t init_dwrite:1;
- uint64_t dread_sop:1;
- uint64_t uid:2;
- uint64_t cmnd_off:6;
- uint64_t cmnd_siz:16;
- uint64_t cmnd_segs:6;
- uint64_t curr_off:16;
- uint64_t curr_siz:8;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_debug4_cn52xx cn52xxp1;
- struct cvmx_pko_mem_debug4_cn52xx cn56xx;
- struct cvmx_pko_mem_debug4_cn52xx cn56xxp1;
- struct cvmx_pko_mem_debug4_cn50xx cn58xx;
- struct cvmx_pko_mem_debug4_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug4_cn52xx cn61xx;
- struct cvmx_pko_mem_debug4_cn52xx cn63xx;
- struct cvmx_pko_mem_debug4_cn52xx cn63xxp1;
- struct cvmx_pko_mem_debug4_cn52xx cn66xx;
- struct cvmx_pko_mem_debug4_cn52xx cn68xx;
- struct cvmx_pko_mem_debug4_cn52xx cn68xxp1;
- struct cvmx_pko_mem_debug4_cn52xx cnf71xx;
- };
- union cvmx_pko_mem_debug5 {
- uint64_t u64;
- struct cvmx_pko_mem_debug5_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug5_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dwri_mod:1;
- uint64_t dwri_sop:1;
- uint64_t dwri_len:1;
- uint64_t dwri_cnt:13;
- uint64_t cmnd_siz:16;
- uint64_t uid:1;
- uint64_t xfer_wor:1;
- uint64_t xfer_dwr:1;
- uint64_t cbuf_fre:1;
- uint64_t reserved_27_27:1;
- uint64_t chk_mode:1;
- uint64_t active:1;
- uint64_t qos:3;
- uint64_t qcb_ridx:5;
- uint64_t qid_off:3;
- uint64_t qid_base:7;
- uint64_t wait:1;
- uint64_t minor:2;
- uint64_t major:4;
- #else
- uint64_t major:4;
- uint64_t minor:2;
- uint64_t wait:1;
- uint64_t qid_base:7;
- uint64_t qid_off:3;
- uint64_t qcb_ridx:5;
- uint64_t qos:3;
- uint64_t active:1;
- uint64_t chk_mode:1;
- uint64_t reserved_27_27:1;
- uint64_t cbuf_fre:1;
- uint64_t xfer_dwr:1;
- uint64_t xfer_wor:1;
- uint64_t uid:1;
- uint64_t cmnd_siz:16;
- uint64_t dwri_cnt:13;
- uint64_t dwri_len:1;
- uint64_t dwri_sop:1;
- uint64_t dwri_mod:1;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug5_cn30xx cn31xx;
- struct cvmx_pko_mem_debug5_cn30xx cn38xx;
- struct cvmx_pko_mem_debug5_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug5_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t curr_ptr:29;
- uint64_t curr_siz:16;
- uint64_t curr_off:16;
- uint64_t cmnd_segs:3;
- #else
- uint64_t cmnd_segs:3;
- uint64_t curr_off:16;
- uint64_t curr_siz:16;
- uint64_t curr_ptr:29;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug5_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_54_63:10;
- uint64_t nxt_inflt:6;
- uint64_t curr_ptr:40;
- uint64_t curr_siz:8;
- #else
- uint64_t curr_siz:8;
- uint64_t curr_ptr:40;
- uint64_t nxt_inflt:6;
- uint64_t reserved_54_63:10;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_debug5_cn52xx cn52xxp1;
- struct cvmx_pko_mem_debug5_cn52xx cn56xx;
- struct cvmx_pko_mem_debug5_cn52xx cn56xxp1;
- struct cvmx_pko_mem_debug5_cn50xx cn58xx;
- struct cvmx_pko_mem_debug5_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug5_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_56_63:8;
- uint64_t ptp:1;
- uint64_t major_3:1;
- uint64_t nxt_inflt:6;
- uint64_t curr_ptr:40;
- uint64_t curr_siz:8;
- #else
- uint64_t curr_siz:8;
- uint64_t curr_ptr:40;
- uint64_t nxt_inflt:6;
- uint64_t major_3:1;
- uint64_t ptp:1;
- uint64_t reserved_56_63:8;
- #endif
- } cn61xx;
- struct cvmx_pko_mem_debug5_cn61xx cn63xx;
- struct cvmx_pko_mem_debug5_cn61xx cn63xxp1;
- struct cvmx_pko_mem_debug5_cn61xx cn66xx;
- struct cvmx_pko_mem_debug5_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_57_63:7;
- uint64_t uid_2:1;
- uint64_t ptp:1;
- uint64_t major_3:1;
- uint64_t nxt_inflt:6;
- uint64_t curr_ptr:40;
- uint64_t curr_siz:8;
- #else
- uint64_t curr_siz:8;
- uint64_t curr_ptr:40;
- uint64_t nxt_inflt:6;
- uint64_t major_3:1;
- uint64_t ptp:1;
- uint64_t uid_2:1;
- uint64_t reserved_57_63:7;
- #endif
- } cn68xx;
- struct cvmx_pko_mem_debug5_cn68xx cn68xxp1;
- struct cvmx_pko_mem_debug5_cn61xx cnf71xx;
- };
- union cvmx_pko_mem_debug6 {
- uint64_t u64;
- struct cvmx_pko_mem_debug6_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t qid_offres:4;
- uint64_t qid_offths:4;
- uint64_t preempter:1;
- uint64_t preemptee:1;
- uint64_t preempted:1;
- uint64_t active:1;
- uint64_t statc:1;
- uint64_t qos:3;
- uint64_t qcb_ridx:5;
- uint64_t qid_offmax:4;
- uint64_t reserved_0_11:12;
- #else
- uint64_t reserved_0_11:12;
- uint64_t qid_offmax:4;
- uint64_t qcb_ridx:5;
- uint64_t qos:3;
- uint64_t statc:1;
- uint64_t active:1;
- uint64_t preempted:1;
- uint64_t preemptee:1;
- uint64_t preempter:1;
- uint64_t qid_offths:4;
- uint64_t qid_offres:4;
- uint64_t reserved_37_63:27;
- #endif
- } s;
- struct cvmx_pko_mem_debug6_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_11_63:53;
- uint64_t qid_offm:3;
- uint64_t static_p:1;
- uint64_t work_min:3;
- uint64_t dwri_chk:1;
- uint64_t dwri_uid:1;
- uint64_t dwri_mod:2;
- #else
- uint64_t dwri_mod:2;
- uint64_t dwri_uid:1;
- uint64_t dwri_chk:1;
- uint64_t work_min:3;
- uint64_t static_p:1;
- uint64_t qid_offm:3;
- uint64_t reserved_11_63:53;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug6_cn30xx cn31xx;
- struct cvmx_pko_mem_debug6_cn30xx cn38xx;
- struct cvmx_pko_mem_debug6_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug6_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_11_63:53;
- uint64_t curr_ptr:11;
- #else
- uint64_t curr_ptr:11;
- uint64_t reserved_11_63:53;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug6_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t qid_offres:4;
- uint64_t qid_offths:4;
- uint64_t preempter:1;
- uint64_t preemptee:1;
- uint64_t preempted:1;
- uint64_t active:1;
- uint64_t statc:1;
- uint64_t qos:3;
- uint64_t qcb_ridx:5;
- uint64_t qid_offmax:4;
- uint64_t qid_off:4;
- uint64_t qid_base:8;
- #else
- uint64_t qid_base:8;
- uint64_t qid_off:4;
- uint64_t qid_offmax:4;
- uint64_t qcb_ridx:5;
- uint64_t qos:3;
- uint64_t statc:1;
- uint64_t active:1;
- uint64_t preempted:1;
- uint64_t preemptee:1;
- uint64_t preempter:1;
- uint64_t qid_offths:4;
- uint64_t qid_offres:4;
- uint64_t reserved_37_63:27;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_debug6_cn52xx cn52xxp1;
- struct cvmx_pko_mem_debug6_cn52xx cn56xx;
- struct cvmx_pko_mem_debug6_cn52xx cn56xxp1;
- struct cvmx_pko_mem_debug6_cn50xx cn58xx;
- struct cvmx_pko_mem_debug6_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug6_cn52xx cn61xx;
- struct cvmx_pko_mem_debug6_cn52xx cn63xx;
- struct cvmx_pko_mem_debug6_cn52xx cn63xxp1;
- struct cvmx_pko_mem_debug6_cn52xx cn66xx;
- struct cvmx_pko_mem_debug6_cn52xx cn68xx;
- struct cvmx_pko_mem_debug6_cn52xx cn68xxp1;
- struct cvmx_pko_mem_debug6_cn52xx cnf71xx;
- };
- union cvmx_pko_mem_debug7 {
- uint64_t u64;
- struct cvmx_pko_mem_debug7_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_mem_debug7_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_58_63:6;
- uint64_t dwb:9;
- uint64_t start:33;
- uint64_t size:16;
- #else
- uint64_t size:16;
- uint64_t start:33;
- uint64_t dwb:9;
- uint64_t reserved_58_63:6;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug7_cn30xx cn31xx;
- struct cvmx_pko_mem_debug7_cn30xx cn38xx;
- struct cvmx_pko_mem_debug7_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug7_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t qos:5;
- uint64_t tail:1;
- uint64_t buf_siz:13;
- uint64_t buf_ptr:33;
- uint64_t qcb_widx:6;
- uint64_t qcb_ridx:6;
- #else
- uint64_t qcb_ridx:6;
- uint64_t qcb_widx:6;
- uint64_t buf_ptr:33;
- uint64_t buf_siz:13;
- uint64_t tail:1;
- uint64_t qos:5;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug7_cn50xx cn52xx;
- struct cvmx_pko_mem_debug7_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug7_cn50xx cn56xx;
- struct cvmx_pko_mem_debug7_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug7_cn50xx cn58xx;
- struct cvmx_pko_mem_debug7_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug7_cn50xx cn61xx;
- struct cvmx_pko_mem_debug7_cn50xx cn63xx;
- struct cvmx_pko_mem_debug7_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug7_cn50xx cn66xx;
- struct cvmx_pko_mem_debug7_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t qos:3;
- uint64_t tail:1;
- uint64_t buf_siz:13;
- uint64_t buf_ptr:33;
- uint64_t qcb_widx:7;
- uint64_t qcb_ridx:7;
- #else
- uint64_t qcb_ridx:7;
- uint64_t qcb_widx:7;
- uint64_t buf_ptr:33;
- uint64_t buf_siz:13;
- uint64_t tail:1;
- uint64_t qos:3;
- #endif
- } cn68xx;
- struct cvmx_pko_mem_debug7_cn68xx cn68xxp1;
- struct cvmx_pko_mem_debug7_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_debug8 {
- uint64_t u64;
- struct cvmx_pko_mem_debug8_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t tail:1;
- uint64_t buf_siz:13;
- uint64_t reserved_0_44:45;
- #else
- uint64_t reserved_0_44:45;
- uint64_t buf_siz:13;
- uint64_t tail:1;
- uint64_t reserved_59_63:5;
- #endif
- } s;
- struct cvmx_pko_mem_debug8_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t qos:5;
- uint64_t tail:1;
- uint64_t buf_siz:13;
- uint64_t buf_ptr:33;
- uint64_t qcb_widx:6;
- uint64_t qcb_ridx:6;
- #else
- uint64_t qcb_ridx:6;
- uint64_t qcb_widx:6;
- uint64_t buf_ptr:33;
- uint64_t buf_siz:13;
- uint64_t tail:1;
- uint64_t qos:5;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug8_cn30xx cn31xx;
- struct cvmx_pko_mem_debug8_cn30xx cn38xx;
- struct cvmx_pko_mem_debug8_cn30xx cn38xxp2;
- struct cvmx_pko_mem_debug8_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t doorbell:20;
- uint64_t reserved_6_7:2;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:3;
- #else
- uint64_t qos:3;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t reserved_6_7:2;
- uint64_t doorbell:20;
- uint64_t reserved_28_63:36;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug8_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t preempter:1;
- uint64_t doorbell:20;
- uint64_t reserved_7_7:1;
- uint64_t preemptee:1;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:3;
- #else
- uint64_t qos:3;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t preemptee:1;
- uint64_t reserved_7_7:1;
- uint64_t doorbell:20;
- uint64_t preempter:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_debug8_cn52xx cn52xxp1;
- struct cvmx_pko_mem_debug8_cn52xx cn56xx;
- struct cvmx_pko_mem_debug8_cn52xx cn56xxp1;
- struct cvmx_pko_mem_debug8_cn50xx cn58xx;
- struct cvmx_pko_mem_debug8_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug8_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_42_63:22;
- uint64_t qid_qqos:8;
- uint64_t reserved_33_33:1;
- uint64_t qid_idx:4;
- uint64_t preempter:1;
- uint64_t doorbell:20;
- uint64_t reserved_7_7:1;
- uint64_t preemptee:1;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:3;
- #else
- uint64_t qos:3;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t preemptee:1;
- uint64_t reserved_7_7:1;
- uint64_t doorbell:20;
- uint64_t preempter:1;
- uint64_t qid_idx:4;
- uint64_t reserved_33_33:1;
- uint64_t qid_qqos:8;
- uint64_t reserved_42_63:22;
- #endif
- } cn61xx;
- struct cvmx_pko_mem_debug8_cn52xx cn63xx;
- struct cvmx_pko_mem_debug8_cn52xx cn63xxp1;
- struct cvmx_pko_mem_debug8_cn61xx cn66xx;
- struct cvmx_pko_mem_debug8_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t preempter:1;
- uint64_t doorbell:20;
- uint64_t reserved_9_15:7;
- uint64_t preemptee:1;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:5;
- #else
- uint64_t qos:5;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t preemptee:1;
- uint64_t reserved_9_15:7;
- uint64_t doorbell:20;
- uint64_t preempter:1;
- uint64_t reserved_37_63:27;
- #endif
- } cn68xx;
- struct cvmx_pko_mem_debug8_cn68xx cn68xxp1;
- struct cvmx_pko_mem_debug8_cn61xx cnf71xx;
- };
- union cvmx_pko_mem_debug9 {
- uint64_t u64;
- struct cvmx_pko_mem_debug9_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t ptrs0:17;
- uint64_t reserved_0_31:32;
- #else
- uint64_t reserved_0_31:32;
- uint64_t ptrs0:17;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- struct cvmx_pko_mem_debug9_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t doorbell:20;
- uint64_t reserved_5_7:3;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:3;
- #else
- uint64_t qos:3;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t reserved_5_7:3;
- uint64_t doorbell:20;
- uint64_t reserved_28_63:36;
- #endif
- } cn30xx;
- struct cvmx_pko_mem_debug9_cn30xx cn31xx;
- struct cvmx_pko_mem_debug9_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t doorbell:20;
- uint64_t reserved_6_7:2;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- uint64_t static_q:1;
- uint64_t qos:3;
- #else
- uint64_t qos:3;
- uint64_t static_q:1;
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t reserved_6_7:2;
- uint64_t doorbell:20;
- uint64_t reserved_28_63:36;
- #endif
- } cn38xx;
- struct cvmx_pko_mem_debug9_cn38xx cn38xxp2;
- struct cvmx_pko_mem_debug9_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t ptrs0:17;
- uint64_t reserved_17_31:15;
- uint64_t ptrs3:17;
- #else
- uint64_t ptrs3:17;
- uint64_t reserved_17_31:15;
- uint64_t ptrs0:17;
- uint64_t reserved_49_63:15;
- #endif
- } cn50xx;
- struct cvmx_pko_mem_debug9_cn50xx cn52xx;
- struct cvmx_pko_mem_debug9_cn50xx cn52xxp1;
- struct cvmx_pko_mem_debug9_cn50xx cn56xx;
- struct cvmx_pko_mem_debug9_cn50xx cn56xxp1;
- struct cvmx_pko_mem_debug9_cn50xx cn58xx;
- struct cvmx_pko_mem_debug9_cn50xx cn58xxp1;
- struct cvmx_pko_mem_debug9_cn50xx cn61xx;
- struct cvmx_pko_mem_debug9_cn50xx cn63xx;
- struct cvmx_pko_mem_debug9_cn50xx cn63xxp1;
- struct cvmx_pko_mem_debug9_cn50xx cn66xx;
- struct cvmx_pko_mem_debug9_cn50xx cn68xx;
- struct cvmx_pko_mem_debug9_cn50xx cn68xxp1;
- struct cvmx_pko_mem_debug9_cn50xx cnf71xx;
- };
- union cvmx_pko_mem_iport_ptrs {
- uint64_t u64;
- struct cvmx_pko_mem_iport_ptrs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_63_63:1;
- uint64_t crc:1;
- uint64_t static_p:1;
- uint64_t qos_mask:8;
- uint64_t min_pkt:3;
- uint64_t reserved_31_49:19;
- uint64_t pipe:7;
- uint64_t reserved_21_23:3;
- uint64_t intr:5;
- uint64_t reserved_13_15:3;
- uint64_t eid:5;
- uint64_t reserved_7_7:1;
- uint64_t ipid:7;
- #else
- uint64_t ipid:7;
- uint64_t reserved_7_7:1;
- uint64_t eid:5;
- uint64_t reserved_13_15:3;
- uint64_t intr:5;
- uint64_t reserved_21_23:3;
- uint64_t pipe:7;
- uint64_t reserved_31_49:19;
- uint64_t min_pkt:3;
- uint64_t qos_mask:8;
- uint64_t static_p:1;
- uint64_t crc:1;
- uint64_t reserved_63_63:1;
- #endif
- } s;
- struct cvmx_pko_mem_iport_ptrs_s cn68xx;
- struct cvmx_pko_mem_iport_ptrs_s cn68xxp1;
- };
- union cvmx_pko_mem_iport_qos {
- uint64_t u64;
- struct cvmx_pko_mem_iport_qos_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t qos_mask:8;
- uint64_t reserved_13_52:40;
- uint64_t eid:5;
- uint64_t reserved_7_7:1;
- uint64_t ipid:7;
- #else
- uint64_t ipid:7;
- uint64_t reserved_7_7:1;
- uint64_t eid:5;
- uint64_t reserved_13_52:40;
- uint64_t qos_mask:8;
- uint64_t reserved_61_63:3;
- #endif
- } s;
- struct cvmx_pko_mem_iport_qos_s cn68xx;
- struct cvmx_pko_mem_iport_qos_s cn68xxp1;
- };
- union cvmx_pko_mem_iqueue_ptrs {
- uint64_t u64;
- struct cvmx_pko_mem_iqueue_ptrs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t static_q:1;
- uint64_t qos_mask:8;
- uint64_t buf_ptr:31;
- uint64_t tail:1;
- uint64_t index:5;
- uint64_t reserved_15_15:1;
- uint64_t ipid:7;
- uint64_t qid:8;
- #else
- uint64_t qid:8;
- uint64_t ipid:7;
- uint64_t reserved_15_15:1;
- uint64_t index:5;
- uint64_t tail:1;
- uint64_t buf_ptr:31;
- uint64_t qos_mask:8;
- uint64_t static_q:1;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- #endif
- } s;
- struct cvmx_pko_mem_iqueue_ptrs_s cn68xx;
- struct cvmx_pko_mem_iqueue_ptrs_s cn68xxp1;
- };
- union cvmx_pko_mem_iqueue_qos {
- uint64_t u64;
- struct cvmx_pko_mem_iqueue_qos_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t qos_mask:8;
- uint64_t reserved_15_52:38;
- uint64_t ipid:7;
- uint64_t qid:8;
- #else
- uint64_t qid:8;
- uint64_t ipid:7;
- uint64_t reserved_15_52:38;
- uint64_t qos_mask:8;
- uint64_t reserved_61_63:3;
- #endif
- } s;
- struct cvmx_pko_mem_iqueue_qos_s cn68xx;
- struct cvmx_pko_mem_iqueue_qos_s cn68xxp1;
- };
- union cvmx_pko_mem_port_ptrs {
- uint64_t u64;
- struct cvmx_pko_mem_port_ptrs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t static_p:1;
- uint64_t qos_mask:8;
- uint64_t reserved_16_52:37;
- uint64_t bp_port:6;
- uint64_t eid:4;
- uint64_t pid:6;
- #else
- uint64_t pid:6;
- uint64_t eid:4;
- uint64_t bp_port:6;
- uint64_t reserved_16_52:37;
- uint64_t qos_mask:8;
- uint64_t static_p:1;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- struct cvmx_pko_mem_port_ptrs_s cn52xx;
- struct cvmx_pko_mem_port_ptrs_s cn52xxp1;
- struct cvmx_pko_mem_port_ptrs_s cn56xx;
- struct cvmx_pko_mem_port_ptrs_s cn56xxp1;
- struct cvmx_pko_mem_port_ptrs_s cn61xx;
- struct cvmx_pko_mem_port_ptrs_s cn63xx;
- struct cvmx_pko_mem_port_ptrs_s cn63xxp1;
- struct cvmx_pko_mem_port_ptrs_s cn66xx;
- struct cvmx_pko_mem_port_ptrs_s cnf71xx;
- };
- union cvmx_pko_mem_port_qos {
- uint64_t u64;
- struct cvmx_pko_mem_port_qos_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t qos_mask:8;
- uint64_t reserved_10_52:43;
- uint64_t eid:4;
- uint64_t pid:6;
- #else
- uint64_t pid:6;
- uint64_t eid:4;
- uint64_t reserved_10_52:43;
- uint64_t qos_mask:8;
- uint64_t reserved_61_63:3;
- #endif
- } s;
- struct cvmx_pko_mem_port_qos_s cn52xx;
- struct cvmx_pko_mem_port_qos_s cn52xxp1;
- struct cvmx_pko_mem_port_qos_s cn56xx;
- struct cvmx_pko_mem_port_qos_s cn56xxp1;
- struct cvmx_pko_mem_port_qos_s cn61xx;
- struct cvmx_pko_mem_port_qos_s cn63xx;
- struct cvmx_pko_mem_port_qos_s cn63xxp1;
- struct cvmx_pko_mem_port_qos_s cn66xx;
- struct cvmx_pko_mem_port_qos_s cnf71xx;
- };
- union cvmx_pko_mem_port_rate0 {
- uint64_t u64;
- struct cvmx_pko_mem_port_rate0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_51_63:13;
- uint64_t rate_word:19;
- uint64_t rate_pkt:24;
- uint64_t reserved_7_7:1;
- uint64_t pid:7;
- #else
- uint64_t pid:7;
- uint64_t reserved_7_7:1;
- uint64_t rate_pkt:24;
- uint64_t rate_word:19;
- uint64_t reserved_51_63:13;
- #endif
- } s;
- struct cvmx_pko_mem_port_rate0_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_51_63:13;
- uint64_t rate_word:19;
- uint64_t rate_pkt:24;
- uint64_t reserved_6_7:2;
- uint64_t pid:6;
- #else
- uint64_t pid:6;
- uint64_t reserved_6_7:2;
- uint64_t rate_pkt:24;
- uint64_t rate_word:19;
- uint64_t reserved_51_63:13;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_port_rate0_cn52xx cn52xxp1;
- struct cvmx_pko_mem_port_rate0_cn52xx cn56xx;
- struct cvmx_pko_mem_port_rate0_cn52xx cn56xxp1;
- struct cvmx_pko_mem_port_rate0_cn52xx cn61xx;
- struct cvmx_pko_mem_port_rate0_cn52xx cn63xx;
- struct cvmx_pko_mem_port_rate0_cn52xx cn63xxp1;
- struct cvmx_pko_mem_port_rate0_cn52xx cn66xx;
- struct cvmx_pko_mem_port_rate0_s cn68xx;
- struct cvmx_pko_mem_port_rate0_s cn68xxp1;
- struct cvmx_pko_mem_port_rate0_cn52xx cnf71xx;
- };
- union cvmx_pko_mem_port_rate1 {
- uint64_t u64;
- struct cvmx_pko_mem_port_rate1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t rate_lim:24;
- uint64_t reserved_7_7:1;
- uint64_t pid:7;
- #else
- uint64_t pid:7;
- uint64_t reserved_7_7:1;
- uint64_t rate_lim:24;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_pko_mem_port_rate1_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t rate_lim:24;
- uint64_t reserved_6_7:2;
- uint64_t pid:6;
- #else
- uint64_t pid:6;
- uint64_t reserved_6_7:2;
- uint64_t rate_lim:24;
- uint64_t reserved_32_63:32;
- #endif
- } cn52xx;
- struct cvmx_pko_mem_port_rate1_cn52xx cn52xxp1;
- struct cvmx_pko_mem_port_rate1_cn52xx cn56xx;
- struct cvmx_pko_mem_port_rate1_cn52xx cn56xxp1;
- struct cvmx_pko_mem_port_rate1_cn52xx cn61xx;
- struct cvmx_pko_mem_port_rate1_cn52xx cn63xx;
- struct cvmx_pko_mem_port_rate1_cn52xx cn63xxp1;
- struct cvmx_pko_mem_port_rate1_cn52xx cn66xx;
- struct cvmx_pko_mem_port_rate1_s cn68xx;
- struct cvmx_pko_mem_port_rate1_s cn68xxp1;
- struct cvmx_pko_mem_port_rate1_cn52xx cnf71xx;
- };
- union cvmx_pko_mem_queue_ptrs {
- uint64_t u64;
- struct cvmx_pko_mem_queue_ptrs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t s_tail:1;
- uint64_t static_p:1;
- uint64_t static_q:1;
- uint64_t qos_mask:8;
- uint64_t buf_ptr:36;
- uint64_t tail:1;
- uint64_t index:3;
- uint64_t port:6;
- uint64_t queue:7;
- #else
- uint64_t queue:7;
- uint64_t port:6;
- uint64_t index:3;
- uint64_t tail:1;
- uint64_t buf_ptr:36;
- uint64_t qos_mask:8;
- uint64_t static_q:1;
- uint64_t static_p:1;
- uint64_t s_tail:1;
- #endif
- } s;
- struct cvmx_pko_mem_queue_ptrs_s cn30xx;
- struct cvmx_pko_mem_queue_ptrs_s cn31xx;
- struct cvmx_pko_mem_queue_ptrs_s cn38xx;
- struct cvmx_pko_mem_queue_ptrs_s cn38xxp2;
- struct cvmx_pko_mem_queue_ptrs_s cn50xx;
- struct cvmx_pko_mem_queue_ptrs_s cn52xx;
- struct cvmx_pko_mem_queue_ptrs_s cn52xxp1;
- struct cvmx_pko_mem_queue_ptrs_s cn56xx;
- struct cvmx_pko_mem_queue_ptrs_s cn56xxp1;
- struct cvmx_pko_mem_queue_ptrs_s cn58xx;
- struct cvmx_pko_mem_queue_ptrs_s cn58xxp1;
- struct cvmx_pko_mem_queue_ptrs_s cn61xx;
- struct cvmx_pko_mem_queue_ptrs_s cn63xx;
- struct cvmx_pko_mem_queue_ptrs_s cn63xxp1;
- struct cvmx_pko_mem_queue_ptrs_s cn66xx;
- struct cvmx_pko_mem_queue_ptrs_s cnf71xx;
- };
- union cvmx_pko_mem_queue_qos {
- uint64_t u64;
- struct cvmx_pko_mem_queue_qos_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t qos_mask:8;
- uint64_t reserved_13_52:40;
- uint64_t pid:6;
- uint64_t qid:7;
- #else
- uint64_t qid:7;
- uint64_t pid:6;
- uint64_t reserved_13_52:40;
- uint64_t qos_mask:8;
- uint64_t reserved_61_63:3;
- #endif
- } s;
- struct cvmx_pko_mem_queue_qos_s cn30xx;
- struct cvmx_pko_mem_queue_qos_s cn31xx;
- struct cvmx_pko_mem_queue_qos_s cn38xx;
- struct cvmx_pko_mem_queue_qos_s cn38xxp2;
- struct cvmx_pko_mem_queue_qos_s cn50xx;
- struct cvmx_pko_mem_queue_qos_s cn52xx;
- struct cvmx_pko_mem_queue_qos_s cn52xxp1;
- struct cvmx_pko_mem_queue_qos_s cn56xx;
- struct cvmx_pko_mem_queue_qos_s cn56xxp1;
- struct cvmx_pko_mem_queue_qos_s cn58xx;
- struct cvmx_pko_mem_queue_qos_s cn58xxp1;
- struct cvmx_pko_mem_queue_qos_s cn61xx;
- struct cvmx_pko_mem_queue_qos_s cn63xx;
- struct cvmx_pko_mem_queue_qos_s cn63xxp1;
- struct cvmx_pko_mem_queue_qos_s cn66xx;
- struct cvmx_pko_mem_queue_qos_s cnf71xx;
- };
- union cvmx_pko_mem_throttle_int {
- uint64_t u64;
- struct cvmx_pko_mem_throttle_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_47_63:17;
- uint64_t word:15;
- uint64_t reserved_14_31:18;
- uint64_t packet:6;
- uint64_t reserved_5_7:3;
- uint64_t intr:5;
- #else
- uint64_t intr:5;
- uint64_t reserved_5_7:3;
- uint64_t packet:6;
- uint64_t reserved_14_31:18;
- uint64_t word:15;
- uint64_t reserved_47_63:17;
- #endif
- } s;
- struct cvmx_pko_mem_throttle_int_s cn68xx;
- struct cvmx_pko_mem_throttle_int_s cn68xxp1;
- };
- union cvmx_pko_mem_throttle_pipe {
- uint64_t u64;
- struct cvmx_pko_mem_throttle_pipe_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_47_63:17;
- uint64_t word:15;
- uint64_t reserved_14_31:18;
- uint64_t packet:6;
- uint64_t reserved_7_7:1;
- uint64_t pipe:7;
- #else
- uint64_t pipe:7;
- uint64_t reserved_7_7:1;
- uint64_t packet:6;
- uint64_t reserved_14_31:18;
- uint64_t word:15;
- uint64_t reserved_47_63:17;
- #endif
- } s;
- struct cvmx_pko_mem_throttle_pipe_s cn68xx;
- struct cvmx_pko_mem_throttle_pipe_s cn68xxp1;
- };
- union cvmx_pko_reg_bist_result {
- uint64_t u64;
- struct cvmx_pko_reg_bist_result_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_pko_reg_bist_result_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_27_63:37;
- uint64_t psb2:5;
- uint64_t count:1;
- uint64_t rif:1;
- uint64_t wif:1;
- uint64_t ncb:1;
- uint64_t out:1;
- uint64_t crc:1;
- uint64_t chk:1;
- uint64_t qsb:2;
- uint64_t qcb:2;
- uint64_t pdb:4;
- uint64_t psb:7;
- #else
- uint64_t psb:7;
- uint64_t pdb:4;
- uint64_t qcb:2;
- uint64_t qsb:2;
- uint64_t chk:1;
- uint64_t crc:1;
- uint64_t out:1;
- uint64_t ncb:1;
- uint64_t wif:1;
- uint64_t rif:1;
- uint64_t count:1;
- uint64_t psb2:5;
- uint64_t reserved_27_63:37;
- #endif
- } cn30xx;
- struct cvmx_pko_reg_bist_result_cn30xx cn31xx;
- struct cvmx_pko_reg_bist_result_cn30xx cn38xx;
- struct cvmx_pko_reg_bist_result_cn30xx cn38xxp2;
- struct cvmx_pko_reg_bist_result_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_33_63:31;
- uint64_t csr:1;
- uint64_t iob:1;
- uint64_t out_crc:1;
- uint64_t out_ctl:3;
- uint64_t out_sta:1;
- uint64_t out_wif:1;
- uint64_t prt_chk:3;
- uint64_t prt_nxt:1;
- uint64_t prt_psb:6;
- uint64_t ncb_inb:2;
- uint64_t prt_qcb:2;
- uint64_t prt_qsb:3;
- uint64_t dat_dat:4;
- uint64_t dat_ptr:4;
- #else
- uint64_t dat_ptr:4;
- uint64_t dat_dat:4;
- uint64_t prt_qsb:3;
- uint64_t prt_qcb:2;
- uint64_t ncb_inb:2;
- uint64_t prt_psb:6;
- uint64_t prt_nxt:1;
- uint64_t prt_chk:3;
- uint64_t out_wif:1;
- uint64_t out_sta:1;
- uint64_t out_ctl:3;
- uint64_t out_crc:1;
- uint64_t iob:1;
- uint64_t csr:1;
- uint64_t reserved_33_63:31;
- #endif
- } cn50xx;
- struct cvmx_pko_reg_bist_result_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t csr:1;
- uint64_t iob:1;
- uint64_t out_dat:1;
- uint64_t out_ctl:3;
- uint64_t out_sta:1;
- uint64_t out_wif:1;
- uint64_t prt_chk:3;
- uint64_t prt_nxt:1;
- uint64_t prt_psb:8;
- uint64_t ncb_inb:2;
- uint64_t prt_qcb:2;
- uint64_t prt_qsb:3;
- uint64_t prt_ctl:2;
- uint64_t dat_dat:2;
- uint64_t dat_ptr:4;
- #else
- uint64_t dat_ptr:4;
- uint64_t dat_dat:2;
- uint64_t prt_ctl:2;
- uint64_t prt_qsb:3;
- uint64_t prt_qcb:2;
- uint64_t ncb_inb:2;
- uint64_t prt_psb:8;
- uint64_t prt_nxt:1;
- uint64_t prt_chk:3;
- uint64_t out_wif:1;
- uint64_t out_sta:1;
- uint64_t out_ctl:3;
- uint64_t out_dat:1;
- uint64_t iob:1;
- uint64_t csr:1;
- uint64_t reserved_35_63:29;
- #endif
- } cn52xx;
- struct cvmx_pko_reg_bist_result_cn52xx cn52xxp1;
- struct cvmx_pko_reg_bist_result_cn52xx cn56xx;
- struct cvmx_pko_reg_bist_result_cn52xx cn56xxp1;
- struct cvmx_pko_reg_bist_result_cn50xx cn58xx;
- struct cvmx_pko_reg_bist_result_cn50xx cn58xxp1;
- struct cvmx_pko_reg_bist_result_cn52xx cn61xx;
- struct cvmx_pko_reg_bist_result_cn52xx cn63xx;
- struct cvmx_pko_reg_bist_result_cn52xx cn63xxp1;
- struct cvmx_pko_reg_bist_result_cn52xx cn66xx;
- struct cvmx_pko_reg_bist_result_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t crc:1;
- uint64_t csr:1;
- uint64_t iob:1;
- uint64_t out_dat:1;
- uint64_t reserved_31_31:1;
- uint64_t out_ctl:2;
- uint64_t out_sta:1;
- uint64_t out_wif:1;
- uint64_t prt_chk:3;
- uint64_t prt_nxt:1;
- uint64_t prt_psb7:1;
- uint64_t reserved_21_21:1;
- uint64_t prt_psb:6;
- uint64_t ncb_inb:2;
- uint64_t prt_qcb:2;
- uint64_t prt_qsb:3;
- uint64_t prt_ctl:2;
- uint64_t dat_dat:2;
- uint64_t dat_ptr:4;
- #else
- uint64_t dat_ptr:4;
- uint64_t dat_dat:2;
- uint64_t prt_ctl:2;
- uint64_t prt_qsb:3;
- uint64_t prt_qcb:2;
- uint64_t ncb_inb:2;
- uint64_t prt_psb:6;
- uint64_t reserved_21_21:1;
- uint64_t prt_psb7:1;
- uint64_t prt_nxt:1;
- uint64_t prt_chk:3;
- uint64_t out_wif:1;
- uint64_t out_sta:1;
- uint64_t out_ctl:2;
- uint64_t reserved_31_31:1;
- uint64_t out_dat:1;
- uint64_t iob:1;
- uint64_t csr:1;
- uint64_t crc:1;
- uint64_t reserved_36_63:28;
- #endif
- } cn68xx;
- struct cvmx_pko_reg_bist_result_cn68xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t csr:1;
- uint64_t iob:1;
- uint64_t out_dat:1;
- uint64_t reserved_31_31:1;
- uint64_t out_ctl:2;
- uint64_t out_sta:1;
- uint64_t out_wif:1;
- uint64_t prt_chk:3;
- uint64_t prt_nxt:1;
- uint64_t prt_psb7:1;
- uint64_t reserved_21_21:1;
- uint64_t prt_psb:6;
- uint64_t ncb_inb:2;
- uint64_t prt_qcb:2;
- uint64_t prt_qsb:3;
- uint64_t prt_ctl:2;
- uint64_t dat_dat:2;
- uint64_t dat_ptr:4;
- #else
- uint64_t dat_ptr:4;
- uint64_t dat_dat:2;
- uint64_t prt_ctl:2;
- uint64_t prt_qsb:3;
- uint64_t prt_qcb:2;
- uint64_t ncb_inb:2;
- uint64_t prt_psb:6;
- uint64_t reserved_21_21:1;
- uint64_t prt_psb7:1;
- uint64_t prt_nxt:1;
- uint64_t prt_chk:3;
- uint64_t out_wif:1;
- uint64_t out_sta:1;
- uint64_t out_ctl:2;
- uint64_t reserved_31_31:1;
- uint64_t out_dat:1;
- uint64_t iob:1;
- uint64_t csr:1;
- uint64_t reserved_35_63:29;
- #endif
- } cn68xxp1;
- struct cvmx_pko_reg_bist_result_cn52xx cnf71xx;
- };
- union cvmx_pko_reg_cmd_buf {
- uint64_t u64;
- struct cvmx_pko_reg_cmd_buf_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t pool:3;
- uint64_t reserved_13_19:7;
- uint64_t size:13;
- #else
- uint64_t size:13;
- uint64_t reserved_13_19:7;
- uint64_t pool:3;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_pko_reg_cmd_buf_s cn30xx;
- struct cvmx_pko_reg_cmd_buf_s cn31xx;
- struct cvmx_pko_reg_cmd_buf_s cn38xx;
- struct cvmx_pko_reg_cmd_buf_s cn38xxp2;
- struct cvmx_pko_reg_cmd_buf_s cn50xx;
- struct cvmx_pko_reg_cmd_buf_s cn52xx;
- struct cvmx_pko_reg_cmd_buf_s cn52xxp1;
- struct cvmx_pko_reg_cmd_buf_s cn56xx;
- struct cvmx_pko_reg_cmd_buf_s cn56xxp1;
- struct cvmx_pko_reg_cmd_buf_s cn58xx;
- struct cvmx_pko_reg_cmd_buf_s cn58xxp1;
- struct cvmx_pko_reg_cmd_buf_s cn61xx;
- struct cvmx_pko_reg_cmd_buf_s cn63xx;
- struct cvmx_pko_reg_cmd_buf_s cn63xxp1;
- struct cvmx_pko_reg_cmd_buf_s cn66xx;
- struct cvmx_pko_reg_cmd_buf_s cn68xx;
- struct cvmx_pko_reg_cmd_buf_s cn68xxp1;
- struct cvmx_pko_reg_cmd_buf_s cnf71xx;
- };
- union cvmx_pko_reg_crc_ctlx {
- uint64_t u64;
- struct cvmx_pko_reg_crc_ctlx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t invres:1;
- uint64_t refin:1;
- #else
- uint64_t refin:1;
- uint64_t invres:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_pko_reg_crc_ctlx_s cn38xx;
- struct cvmx_pko_reg_crc_ctlx_s cn38xxp2;
- struct cvmx_pko_reg_crc_ctlx_s cn58xx;
- struct cvmx_pko_reg_crc_ctlx_s cn58xxp1;
- };
- union cvmx_pko_reg_crc_enable {
- uint64_t u64;
- struct cvmx_pko_reg_crc_enable_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t enable:32;
- #else
- uint64_t enable:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_pko_reg_crc_enable_s cn38xx;
- struct cvmx_pko_reg_crc_enable_s cn38xxp2;
- struct cvmx_pko_reg_crc_enable_s cn58xx;
- struct cvmx_pko_reg_crc_enable_s cn58xxp1;
- };
- union cvmx_pko_reg_crc_ivx {
- uint64_t u64;
- struct cvmx_pko_reg_crc_ivx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t iv:32;
- #else
- uint64_t iv:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_pko_reg_crc_ivx_s cn38xx;
- struct cvmx_pko_reg_crc_ivx_s cn38xxp2;
- struct cvmx_pko_reg_crc_ivx_s cn58xx;
- struct cvmx_pko_reg_crc_ivx_s cn58xxp1;
- };
- union cvmx_pko_reg_debug0 {
- uint64_t u64;
- struct cvmx_pko_reg_debug0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t asserts:64;
- #else
- uint64_t asserts:64;
- #endif
- } s;
- struct cvmx_pko_reg_debug0_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t asserts:17;
- #else
- uint64_t asserts:17;
- uint64_t reserved_17_63:47;
- #endif
- } cn30xx;
- struct cvmx_pko_reg_debug0_cn30xx cn31xx;
- struct cvmx_pko_reg_debug0_cn30xx cn38xx;
- struct cvmx_pko_reg_debug0_cn30xx cn38xxp2;
- struct cvmx_pko_reg_debug0_s cn50xx;
- struct cvmx_pko_reg_debug0_s cn52xx;
- struct cvmx_pko_reg_debug0_s cn52xxp1;
- struct cvmx_pko_reg_debug0_s cn56xx;
- struct cvmx_pko_reg_debug0_s cn56xxp1;
- struct cvmx_pko_reg_debug0_s cn58xx;
- struct cvmx_pko_reg_debug0_s cn58xxp1;
- struct cvmx_pko_reg_debug0_s cn61xx;
- struct cvmx_pko_reg_debug0_s cn63xx;
- struct cvmx_pko_reg_debug0_s cn63xxp1;
- struct cvmx_pko_reg_debug0_s cn66xx;
- struct cvmx_pko_reg_debug0_s cn68xx;
- struct cvmx_pko_reg_debug0_s cn68xxp1;
- struct cvmx_pko_reg_debug0_s cnf71xx;
- };
- union cvmx_pko_reg_debug1 {
- uint64_t u64;
- struct cvmx_pko_reg_debug1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t asserts:64;
- #else
- uint64_t asserts:64;
- #endif
- } s;
- struct cvmx_pko_reg_debug1_s cn50xx;
- struct cvmx_pko_reg_debug1_s cn52xx;
- struct cvmx_pko_reg_debug1_s cn52xxp1;
- struct cvmx_pko_reg_debug1_s cn56xx;
- struct cvmx_pko_reg_debug1_s cn56xxp1;
- struct cvmx_pko_reg_debug1_s cn58xx;
- struct cvmx_pko_reg_debug1_s cn58xxp1;
- struct cvmx_pko_reg_debug1_s cn61xx;
- struct cvmx_pko_reg_debug1_s cn63xx;
- struct cvmx_pko_reg_debug1_s cn63xxp1;
- struct cvmx_pko_reg_debug1_s cn66xx;
- struct cvmx_pko_reg_debug1_s cn68xx;
- struct cvmx_pko_reg_debug1_s cn68xxp1;
- struct cvmx_pko_reg_debug1_s cnf71xx;
- };
- union cvmx_pko_reg_debug2 {
- uint64_t u64;
- struct cvmx_pko_reg_debug2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t asserts:64;
- #else
- uint64_t asserts:64;
- #endif
- } s;
- struct cvmx_pko_reg_debug2_s cn50xx;
- struct cvmx_pko_reg_debug2_s cn52xx;
- struct cvmx_pko_reg_debug2_s cn52xxp1;
- struct cvmx_pko_reg_debug2_s cn56xx;
- struct cvmx_pko_reg_debug2_s cn56xxp1;
- struct cvmx_pko_reg_debug2_s cn58xx;
- struct cvmx_pko_reg_debug2_s cn58xxp1;
- struct cvmx_pko_reg_debug2_s cn61xx;
- struct cvmx_pko_reg_debug2_s cn63xx;
- struct cvmx_pko_reg_debug2_s cn63xxp1;
- struct cvmx_pko_reg_debug2_s cn66xx;
- struct cvmx_pko_reg_debug2_s cn68xx;
- struct cvmx_pko_reg_debug2_s cn68xxp1;
- struct cvmx_pko_reg_debug2_s cnf71xx;
- };
- union cvmx_pko_reg_debug3 {
- uint64_t u64;
- struct cvmx_pko_reg_debug3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t asserts:64;
- #else
- uint64_t asserts:64;
- #endif
- } s;
- struct cvmx_pko_reg_debug3_s cn50xx;
- struct cvmx_pko_reg_debug3_s cn52xx;
- struct cvmx_pko_reg_debug3_s cn52xxp1;
- struct cvmx_pko_reg_debug3_s cn56xx;
- struct cvmx_pko_reg_debug3_s cn56xxp1;
- struct cvmx_pko_reg_debug3_s cn58xx;
- struct cvmx_pko_reg_debug3_s cn58xxp1;
- struct cvmx_pko_reg_debug3_s cn61xx;
- struct cvmx_pko_reg_debug3_s cn63xx;
- struct cvmx_pko_reg_debug3_s cn63xxp1;
- struct cvmx_pko_reg_debug3_s cn66xx;
- struct cvmx_pko_reg_debug3_s cn68xx;
- struct cvmx_pko_reg_debug3_s cn68xxp1;
- struct cvmx_pko_reg_debug3_s cnf71xx;
- };
- union cvmx_pko_reg_debug4 {
- uint64_t u64;
- struct cvmx_pko_reg_debug4_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t asserts:64;
- #else
- uint64_t asserts:64;
- #endif
- } s;
- struct cvmx_pko_reg_debug4_s cn68xx;
- struct cvmx_pko_reg_debug4_s cn68xxp1;
- };
- union cvmx_pko_reg_engine_inflight {
- uint64_t u64;
- struct cvmx_pko_reg_engine_inflight_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t engine15:4;
- uint64_t engine14:4;
- uint64_t engine13:4;
- uint64_t engine12:4;
- uint64_t engine11:4;
- uint64_t engine10:4;
- uint64_t engine9:4;
- uint64_t engine8:4;
- uint64_t engine7:4;
- uint64_t engine6:4;
- uint64_t engine5:4;
- uint64_t engine4:4;
- uint64_t engine3:4;
- uint64_t engine2:4;
- uint64_t engine1:4;
- uint64_t engine0:4;
- #else
- uint64_t engine0:4;
- uint64_t engine1:4;
- uint64_t engine2:4;
- uint64_t engine3:4;
- uint64_t engine4:4;
- uint64_t engine5:4;
- uint64_t engine6:4;
- uint64_t engine7:4;
- uint64_t engine8:4;
- uint64_t engine9:4;
- uint64_t engine10:4;
- uint64_t engine11:4;
- uint64_t engine12:4;
- uint64_t engine13:4;
- uint64_t engine14:4;
- uint64_t engine15:4;
- #endif
- } s;
- struct cvmx_pko_reg_engine_inflight_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t engine9:4;
- uint64_t engine8:4;
- uint64_t engine7:4;
- uint64_t engine6:4;
- uint64_t engine5:4;
- uint64_t engine4:4;
- uint64_t engine3:4;
- uint64_t engine2:4;
- uint64_t engine1:4;
- uint64_t engine0:4;
- #else
- uint64_t engine0:4;
- uint64_t engine1:4;
- uint64_t engine2:4;
- uint64_t engine3:4;
- uint64_t engine4:4;
- uint64_t engine5:4;
- uint64_t engine6:4;
- uint64_t engine7:4;
- uint64_t engine8:4;
- uint64_t engine9:4;
- uint64_t reserved_40_63:24;
- #endif
- } cn52xx;
- struct cvmx_pko_reg_engine_inflight_cn52xx cn52xxp1;
- struct cvmx_pko_reg_engine_inflight_cn52xx cn56xx;
- struct cvmx_pko_reg_engine_inflight_cn52xx cn56xxp1;
- struct cvmx_pko_reg_engine_inflight_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_56_63:8;
- uint64_t engine13:4;
- uint64_t engine12:4;
- uint64_t engine11:4;
- uint64_t engine10:4;
- uint64_t engine9:4;
- uint64_t engine8:4;
- uint64_t engine7:4;
- uint64_t engine6:4;
- uint64_t engine5:4;
- uint64_t engine4:4;
- uint64_t engine3:4;
- uint64_t engine2:4;
- uint64_t engine1:4;
- uint64_t engine0:4;
- #else
- uint64_t engine0:4;
- uint64_t engine1:4;
- uint64_t engine2:4;
- uint64_t engine3:4;
- uint64_t engine4:4;
- uint64_t engine5:4;
- uint64_t engine6:4;
- uint64_t engine7:4;
- uint64_t engine8:4;
- uint64_t engine9:4;
- uint64_t engine10:4;
- uint64_t engine11:4;
- uint64_t engine12:4;
- uint64_t engine13:4;
- uint64_t reserved_56_63:8;
- #endif
- } cn61xx;
- struct cvmx_pko_reg_engine_inflight_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t engine11:4;
- uint64_t engine10:4;
- uint64_t engine9:4;
- uint64_t engine8:4;
- uint64_t engine7:4;
- uint64_t engine6:4;
- uint64_t engine5:4;
- uint64_t engine4:4;
- uint64_t engine3:4;
- uint64_t engine2:4;
- uint64_t engine1:4;
- uint64_t engine0:4;
- #else
- uint64_t engine0:4;
- uint64_t engine1:4;
- uint64_t engine2:4;
- uint64_t engine3:4;
- uint64_t engine4:4;
- uint64_t engine5:4;
- uint64_t engine6:4;
- uint64_t engine7:4;
- uint64_t engine8:4;
- uint64_t engine9:4;
- uint64_t engine10:4;
- uint64_t engine11:4;
- uint64_t reserved_48_63:16;
- #endif
- } cn63xx;
- struct cvmx_pko_reg_engine_inflight_cn63xx cn63xxp1;
- struct cvmx_pko_reg_engine_inflight_cn61xx cn66xx;
- struct cvmx_pko_reg_engine_inflight_s cn68xx;
- struct cvmx_pko_reg_engine_inflight_s cn68xxp1;
- struct cvmx_pko_reg_engine_inflight_cn61xx cnf71xx;
- };
- union cvmx_pko_reg_engine_inflight1 {
- uint64_t u64;
- struct cvmx_pko_reg_engine_inflight1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t engine19:4;
- uint64_t engine18:4;
- uint64_t engine17:4;
- uint64_t engine16:4;
- #else
- uint64_t engine16:4;
- uint64_t engine17:4;
- uint64_t engine18:4;
- uint64_t engine19:4;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_pko_reg_engine_inflight1_s cn68xx;
- struct cvmx_pko_reg_engine_inflight1_s cn68xxp1;
- };
- union cvmx_pko_reg_engine_storagex {
- uint64_t u64;
- struct cvmx_pko_reg_engine_storagex_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t engine15:4;
- uint64_t engine14:4;
- uint64_t engine13:4;
- uint64_t engine12:4;
- uint64_t engine11:4;
- uint64_t engine10:4;
- uint64_t engine9:4;
- uint64_t engine8:4;
- uint64_t engine7:4;
- uint64_t engine6:4;
- uint64_t engine5:4;
- uint64_t engine4:4;
- uint64_t engine3:4;
- uint64_t engine2:4;
- uint64_t engine1:4;
- uint64_t engine0:4;
- #else
- uint64_t engine0:4;
- uint64_t engine1:4;
- uint64_t engine2:4;
- uint64_t engine3:4;
- uint64_t engine4:4;
- uint64_t engine5:4;
- uint64_t engine6:4;
- uint64_t engine7:4;
- uint64_t engine8:4;
- uint64_t engine9:4;
- uint64_t engine10:4;
- uint64_t engine11:4;
- uint64_t engine12:4;
- uint64_t engine13:4;
- uint64_t engine14:4;
- uint64_t engine15:4;
- #endif
- } s;
- struct cvmx_pko_reg_engine_storagex_s cn68xx;
- struct cvmx_pko_reg_engine_storagex_s cn68xxp1;
- };
- union cvmx_pko_reg_engine_thresh {
- uint64_t u64;
- struct cvmx_pko_reg_engine_thresh_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_20_63:44;
- uint64_t mask:20;
- #else
- uint64_t mask:20;
- uint64_t reserved_20_63:44;
- #endif
- } s;
- struct cvmx_pko_reg_engine_thresh_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t mask:10;
- #else
- uint64_t mask:10;
- uint64_t reserved_10_63:54;
- #endif
- } cn52xx;
- struct cvmx_pko_reg_engine_thresh_cn52xx cn52xxp1;
- struct cvmx_pko_reg_engine_thresh_cn52xx cn56xx;
- struct cvmx_pko_reg_engine_thresh_cn52xx cn56xxp1;
- struct cvmx_pko_reg_engine_thresh_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_14_63:50;
- uint64_t mask:14;
- #else
- uint64_t mask:14;
- uint64_t reserved_14_63:50;
- #endif
- } cn61xx;
- struct cvmx_pko_reg_engine_thresh_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t mask:12;
- #else
- uint64_t mask:12;
- uint64_t reserved_12_63:52;
- #endif
- } cn63xx;
- struct cvmx_pko_reg_engine_thresh_cn63xx cn63xxp1;
- struct cvmx_pko_reg_engine_thresh_cn61xx cn66xx;
- struct cvmx_pko_reg_engine_thresh_s cn68xx;
- struct cvmx_pko_reg_engine_thresh_s cn68xxp1;
- struct cvmx_pko_reg_engine_thresh_cn61xx cnf71xx;
- };
- union cvmx_pko_reg_error {
- uint64_t u64;
- struct cvmx_pko_reg_error_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t loopback:1;
- uint64_t currzero:1;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t currzero:1;
- uint64_t loopback:1;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- struct cvmx_pko_reg_error_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn30xx;
- struct cvmx_pko_reg_error_cn30xx cn31xx;
- struct cvmx_pko_reg_error_cn30xx cn38xx;
- struct cvmx_pko_reg_error_cn30xx cn38xxp2;
- struct cvmx_pko_reg_error_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t currzero:1;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t currzero:1;
- uint64_t reserved_3_63:61;
- #endif
- } cn50xx;
- struct cvmx_pko_reg_error_cn50xx cn52xx;
- struct cvmx_pko_reg_error_cn50xx cn52xxp1;
- struct cvmx_pko_reg_error_cn50xx cn56xx;
- struct cvmx_pko_reg_error_cn50xx cn56xxp1;
- struct cvmx_pko_reg_error_cn50xx cn58xx;
- struct cvmx_pko_reg_error_cn50xx cn58xxp1;
- struct cvmx_pko_reg_error_cn50xx cn61xx;
- struct cvmx_pko_reg_error_cn50xx cn63xx;
- struct cvmx_pko_reg_error_cn50xx cn63xxp1;
- struct cvmx_pko_reg_error_cn50xx cn66xx;
- struct cvmx_pko_reg_error_s cn68xx;
- struct cvmx_pko_reg_error_s cn68xxp1;
- struct cvmx_pko_reg_error_cn50xx cnf71xx;
- };
- union cvmx_pko_reg_flags {
- uint64_t u64;
- struct cvmx_pko_reg_flags_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t dis_perf3:1;
- uint64_t dis_perf2:1;
- uint64_t dis_perf1:1;
- uint64_t dis_perf0:1;
- uint64_t ena_throttle:1;
- uint64_t reset:1;
- uint64_t store_be:1;
- uint64_t ena_dwb:1;
- uint64_t ena_pko:1;
- #else
- uint64_t ena_pko:1;
- uint64_t ena_dwb:1;
- uint64_t store_be:1;
- uint64_t reset:1;
- uint64_t ena_throttle:1;
- uint64_t dis_perf0:1;
- uint64_t dis_perf1:1;
- uint64_t dis_perf2:1;
- uint64_t dis_perf3:1;
- uint64_t reserved_9_63:55;
- #endif
- } s;
- struct cvmx_pko_reg_flags_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t reset:1;
- uint64_t store_be:1;
- uint64_t ena_dwb:1;
- uint64_t ena_pko:1;
- #else
- uint64_t ena_pko:1;
- uint64_t ena_dwb:1;
- uint64_t store_be:1;
- uint64_t reset:1;
- uint64_t reserved_4_63:60;
- #endif
- } cn30xx;
- struct cvmx_pko_reg_flags_cn30xx cn31xx;
- struct cvmx_pko_reg_flags_cn30xx cn38xx;
- struct cvmx_pko_reg_flags_cn30xx cn38xxp2;
- struct cvmx_pko_reg_flags_cn30xx cn50xx;
- struct cvmx_pko_reg_flags_cn30xx cn52xx;
- struct cvmx_pko_reg_flags_cn30xx cn52xxp1;
- struct cvmx_pko_reg_flags_cn30xx cn56xx;
- struct cvmx_pko_reg_flags_cn30xx cn56xxp1;
- struct cvmx_pko_reg_flags_cn30xx cn58xx;
- struct cvmx_pko_reg_flags_cn30xx cn58xxp1;
- struct cvmx_pko_reg_flags_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t dis_perf3:1;
- uint64_t dis_perf2:1;
- uint64_t reserved_4_6:3;
- uint64_t reset:1;
- uint64_t store_be:1;
- uint64_t ena_dwb:1;
- uint64_t ena_pko:1;
- #else
- uint64_t ena_pko:1;
- uint64_t ena_dwb:1;
- uint64_t store_be:1;
- uint64_t reset:1;
- uint64_t reserved_4_6:3;
- uint64_t dis_perf2:1;
- uint64_t dis_perf3:1;
- uint64_t reserved_9_63:55;
- #endif
- } cn61xx;
- struct cvmx_pko_reg_flags_cn30xx cn63xx;
- struct cvmx_pko_reg_flags_cn30xx cn63xxp1;
- struct cvmx_pko_reg_flags_cn61xx cn66xx;
- struct cvmx_pko_reg_flags_s cn68xx;
- struct cvmx_pko_reg_flags_cn68xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t dis_perf1:1;
- uint64_t dis_perf0:1;
- uint64_t ena_throttle:1;
- uint64_t reset:1;
- uint64_t store_be:1;
- uint64_t ena_dwb:1;
- uint64_t ena_pko:1;
- #else
- uint64_t ena_pko:1;
- uint64_t ena_dwb:1;
- uint64_t store_be:1;
- uint64_t reset:1;
- uint64_t ena_throttle:1;
- uint64_t dis_perf0:1;
- uint64_t dis_perf1:1;
- uint64_t reserved_7_63:57;
- #endif
- } cn68xxp1;
- struct cvmx_pko_reg_flags_cn61xx cnf71xx;
- };
- union cvmx_pko_reg_gmx_port_mode {
- uint64_t u64;
- struct cvmx_pko_reg_gmx_port_mode_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t mode1:3;
- uint64_t mode0:3;
- #else
- uint64_t mode0:3;
- uint64_t mode1:3;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- struct cvmx_pko_reg_gmx_port_mode_s cn30xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn31xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn38xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn38xxp2;
- struct cvmx_pko_reg_gmx_port_mode_s cn50xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn52xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn52xxp1;
- struct cvmx_pko_reg_gmx_port_mode_s cn56xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn56xxp1;
- struct cvmx_pko_reg_gmx_port_mode_s cn58xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn58xxp1;
- struct cvmx_pko_reg_gmx_port_mode_s cn61xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn63xx;
- struct cvmx_pko_reg_gmx_port_mode_s cn63xxp1;
- struct cvmx_pko_reg_gmx_port_mode_s cn66xx;
- struct cvmx_pko_reg_gmx_port_mode_s cnf71xx;
- };
- union cvmx_pko_reg_int_mask {
- uint64_t u64;
- struct cvmx_pko_reg_int_mask_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t loopback:1;
- uint64_t currzero:1;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t currzero:1;
- uint64_t loopback:1;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- struct cvmx_pko_reg_int_mask_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn30xx;
- struct cvmx_pko_reg_int_mask_cn30xx cn31xx;
- struct cvmx_pko_reg_int_mask_cn30xx cn38xx;
- struct cvmx_pko_reg_int_mask_cn30xx cn38xxp2;
- struct cvmx_pko_reg_int_mask_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t currzero:1;
- uint64_t doorbell:1;
- uint64_t parity:1;
- #else
- uint64_t parity:1;
- uint64_t doorbell:1;
- uint64_t currzero:1;
- uint64_t reserved_3_63:61;
- #endif
- } cn50xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn52xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn52xxp1;
- struct cvmx_pko_reg_int_mask_cn50xx cn56xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn56xxp1;
- struct cvmx_pko_reg_int_mask_cn50xx cn58xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn58xxp1;
- struct cvmx_pko_reg_int_mask_cn50xx cn61xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn63xx;
- struct cvmx_pko_reg_int_mask_cn50xx cn63xxp1;
- struct cvmx_pko_reg_int_mask_cn50xx cn66xx;
- struct cvmx_pko_reg_int_mask_s cn68xx;
- struct cvmx_pko_reg_int_mask_s cn68xxp1;
- struct cvmx_pko_reg_int_mask_cn50xx cnf71xx;
- };
- union cvmx_pko_reg_loopback_bpid {
- uint64_t u64;
- struct cvmx_pko_reg_loopback_bpid_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t bpid7:6;
- uint64_t reserved_52_52:1;
- uint64_t bpid6:6;
- uint64_t reserved_45_45:1;
- uint64_t bpid5:6;
- uint64_t reserved_38_38:1;
- uint64_t bpid4:6;
- uint64_t reserved_31_31:1;
- uint64_t bpid3:6;
- uint64_t reserved_24_24:1;
- uint64_t bpid2:6;
- uint64_t reserved_17_17:1;
- uint64_t bpid1:6;
- uint64_t reserved_10_10:1;
- uint64_t bpid0:6;
- uint64_t reserved_0_3:4;
- #else
- uint64_t reserved_0_3:4;
- uint64_t bpid0:6;
- uint64_t reserved_10_10:1;
- uint64_t bpid1:6;
- uint64_t reserved_17_17:1;
- uint64_t bpid2:6;
- uint64_t reserved_24_24:1;
- uint64_t bpid3:6;
- uint64_t reserved_31_31:1;
- uint64_t bpid4:6;
- uint64_t reserved_38_38:1;
- uint64_t bpid5:6;
- uint64_t reserved_45_45:1;
- uint64_t bpid6:6;
- uint64_t reserved_52_52:1;
- uint64_t bpid7:6;
- uint64_t reserved_59_63:5;
- #endif
- } s;
- struct cvmx_pko_reg_loopback_bpid_s cn68xx;
- struct cvmx_pko_reg_loopback_bpid_s cn68xxp1;
- };
- union cvmx_pko_reg_loopback_pkind {
- uint64_t u64;
- struct cvmx_pko_reg_loopback_pkind_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t pkind7:6;
- uint64_t reserved_52_52:1;
- uint64_t pkind6:6;
- uint64_t reserved_45_45:1;
- uint64_t pkind5:6;
- uint64_t reserved_38_38:1;
- uint64_t pkind4:6;
- uint64_t reserved_31_31:1;
- uint64_t pkind3:6;
- uint64_t reserved_24_24:1;
- uint64_t pkind2:6;
- uint64_t reserved_17_17:1;
- uint64_t pkind1:6;
- uint64_t reserved_10_10:1;
- uint64_t pkind0:6;
- uint64_t num_ports:4;
- #else
- uint64_t num_ports:4;
- uint64_t pkind0:6;
- uint64_t reserved_10_10:1;
- uint64_t pkind1:6;
- uint64_t reserved_17_17:1;
- uint64_t pkind2:6;
- uint64_t reserved_24_24:1;
- uint64_t pkind3:6;
- uint64_t reserved_31_31:1;
- uint64_t pkind4:6;
- uint64_t reserved_38_38:1;
- uint64_t pkind5:6;
- uint64_t reserved_45_45:1;
- uint64_t pkind6:6;
- uint64_t reserved_52_52:1;
- uint64_t pkind7:6;
- uint64_t reserved_59_63:5;
- #endif
- } s;
- struct cvmx_pko_reg_loopback_pkind_s cn68xx;
- struct cvmx_pko_reg_loopback_pkind_s cn68xxp1;
- };
- union cvmx_pko_reg_min_pkt {
- uint64_t u64;
- struct cvmx_pko_reg_min_pkt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t size7:8;
- uint64_t size6:8;
- uint64_t size5:8;
- uint64_t size4:8;
- uint64_t size3:8;
- uint64_t size2:8;
- uint64_t size1:8;
- uint64_t size0:8;
- #else
- uint64_t size0:8;
- uint64_t size1:8;
- uint64_t size2:8;
- uint64_t size3:8;
- uint64_t size4:8;
- uint64_t size5:8;
- uint64_t size6:8;
- uint64_t size7:8;
- #endif
- } s;
- struct cvmx_pko_reg_min_pkt_s cn68xx;
- struct cvmx_pko_reg_min_pkt_s cn68xxp1;
- };
- union cvmx_pko_reg_preempt {
- uint64_t u64;
- struct cvmx_pko_reg_preempt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t min_size:16;
- #else
- uint64_t min_size:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_pko_reg_preempt_s cn52xx;
- struct cvmx_pko_reg_preempt_s cn52xxp1;
- struct cvmx_pko_reg_preempt_s cn56xx;
- struct cvmx_pko_reg_preempt_s cn56xxp1;
- struct cvmx_pko_reg_preempt_s cn61xx;
- struct cvmx_pko_reg_preempt_s cn63xx;
- struct cvmx_pko_reg_preempt_s cn63xxp1;
- struct cvmx_pko_reg_preempt_s cn66xx;
- struct cvmx_pko_reg_preempt_s cn68xx;
- struct cvmx_pko_reg_preempt_s cn68xxp1;
- struct cvmx_pko_reg_preempt_s cnf71xx;
- };
- union cvmx_pko_reg_queue_mode {
- uint64_t u64;
- struct cvmx_pko_reg_queue_mode_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t mode:2;
- #else
- uint64_t mode:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_pko_reg_queue_mode_s cn30xx;
- struct cvmx_pko_reg_queue_mode_s cn31xx;
- struct cvmx_pko_reg_queue_mode_s cn38xx;
- struct cvmx_pko_reg_queue_mode_s cn38xxp2;
- struct cvmx_pko_reg_queue_mode_s cn50xx;
- struct cvmx_pko_reg_queue_mode_s cn52xx;
- struct cvmx_pko_reg_queue_mode_s cn52xxp1;
- struct cvmx_pko_reg_queue_mode_s cn56xx;
- struct cvmx_pko_reg_queue_mode_s cn56xxp1;
- struct cvmx_pko_reg_queue_mode_s cn58xx;
- struct cvmx_pko_reg_queue_mode_s cn58xxp1;
- struct cvmx_pko_reg_queue_mode_s cn61xx;
- struct cvmx_pko_reg_queue_mode_s cn63xx;
- struct cvmx_pko_reg_queue_mode_s cn63xxp1;
- struct cvmx_pko_reg_queue_mode_s cn66xx;
- struct cvmx_pko_reg_queue_mode_s cn68xx;
- struct cvmx_pko_reg_queue_mode_s cn68xxp1;
- struct cvmx_pko_reg_queue_mode_s cnf71xx;
- };
- union cvmx_pko_reg_queue_preempt {
- uint64_t u64;
- struct cvmx_pko_reg_queue_preempt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t preemptee:1;
- uint64_t preempter:1;
- #else
- uint64_t preempter:1;
- uint64_t preemptee:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_pko_reg_queue_preempt_s cn52xx;
- struct cvmx_pko_reg_queue_preempt_s cn52xxp1;
- struct cvmx_pko_reg_queue_preempt_s cn56xx;
- struct cvmx_pko_reg_queue_preempt_s cn56xxp1;
- struct cvmx_pko_reg_queue_preempt_s cn61xx;
- struct cvmx_pko_reg_queue_preempt_s cn63xx;
- struct cvmx_pko_reg_queue_preempt_s cn63xxp1;
- struct cvmx_pko_reg_queue_preempt_s cn66xx;
- struct cvmx_pko_reg_queue_preempt_s cn68xx;
- struct cvmx_pko_reg_queue_preempt_s cn68xxp1;
- struct cvmx_pko_reg_queue_preempt_s cnf71xx;
- };
- union cvmx_pko_reg_queue_ptrs1 {
- uint64_t u64;
- struct cvmx_pko_reg_queue_ptrs1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t idx3:1;
- uint64_t qid7:1;
- #else
- uint64_t qid7:1;
- uint64_t idx3:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_pko_reg_queue_ptrs1_s cn50xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn52xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn52xxp1;
- struct cvmx_pko_reg_queue_ptrs1_s cn56xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn56xxp1;
- struct cvmx_pko_reg_queue_ptrs1_s cn58xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn58xxp1;
- struct cvmx_pko_reg_queue_ptrs1_s cn61xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn63xx;
- struct cvmx_pko_reg_queue_ptrs1_s cn63xxp1;
- struct cvmx_pko_reg_queue_ptrs1_s cn66xx;
- struct cvmx_pko_reg_queue_ptrs1_s cnf71xx;
- };
- union cvmx_pko_reg_read_idx {
- uint64_t u64;
- struct cvmx_pko_reg_read_idx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t inc:8;
- uint64_t index:8;
- #else
- uint64_t index:8;
- uint64_t inc:8;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_pko_reg_read_idx_s cn30xx;
- struct cvmx_pko_reg_read_idx_s cn31xx;
- struct cvmx_pko_reg_read_idx_s cn38xx;
- struct cvmx_pko_reg_read_idx_s cn38xxp2;
- struct cvmx_pko_reg_read_idx_s cn50xx;
- struct cvmx_pko_reg_read_idx_s cn52xx;
- struct cvmx_pko_reg_read_idx_s cn52xxp1;
- struct cvmx_pko_reg_read_idx_s cn56xx;
- struct cvmx_pko_reg_read_idx_s cn56xxp1;
- struct cvmx_pko_reg_read_idx_s cn58xx;
- struct cvmx_pko_reg_read_idx_s cn58xxp1;
- struct cvmx_pko_reg_read_idx_s cn61xx;
- struct cvmx_pko_reg_read_idx_s cn63xx;
- struct cvmx_pko_reg_read_idx_s cn63xxp1;
- struct cvmx_pko_reg_read_idx_s cn66xx;
- struct cvmx_pko_reg_read_idx_s cn68xx;
- struct cvmx_pko_reg_read_idx_s cn68xxp1;
- struct cvmx_pko_reg_read_idx_s cnf71xx;
- };
- union cvmx_pko_reg_throttle {
- uint64_t u64;
- struct cvmx_pko_reg_throttle_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t int_mask:32;
- #else
- uint64_t int_mask:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_pko_reg_throttle_s cn68xx;
- struct cvmx_pko_reg_throttle_s cn68xxp1;
- };
- union cvmx_pko_reg_timestamp {
- uint64_t u64;
- struct cvmx_pko_reg_timestamp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t wqe_word:4;
- #else
- uint64_t wqe_word:4;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- struct cvmx_pko_reg_timestamp_s cn61xx;
- struct cvmx_pko_reg_timestamp_s cn63xx;
- struct cvmx_pko_reg_timestamp_s cn63xxp1;
- struct cvmx_pko_reg_timestamp_s cn66xx;
- struct cvmx_pko_reg_timestamp_s cn68xx;
- struct cvmx_pko_reg_timestamp_s cn68xxp1;
- struct cvmx_pko_reg_timestamp_s cnf71xx;
- };
- #endif
|