cvmx-npei-defs.h 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_NPEI_DEFS_H__
  28. #define __CVMX_NPEI_DEFS_H__
  29. #define CVMX_NPEI_BAR1_INDEXX(offset) (0x0000000000000000ull + ((offset) & 31) * 16)
  30. #define CVMX_NPEI_BIST_STATUS (0x0000000000000580ull)
  31. #define CVMX_NPEI_BIST_STATUS2 (0x0000000000000680ull)
  32. #define CVMX_NPEI_CTL_PORT0 (0x0000000000000250ull)
  33. #define CVMX_NPEI_CTL_PORT1 (0x0000000000000260ull)
  34. #define CVMX_NPEI_CTL_STATUS (0x0000000000000570ull)
  35. #define CVMX_NPEI_CTL_STATUS2 (0x0000000000003C00ull)
  36. #define CVMX_NPEI_DATA_OUT_CNT (0x00000000000005F0ull)
  37. #define CVMX_NPEI_DBG_DATA (0x0000000000000510ull)
  38. #define CVMX_NPEI_DBG_SELECT (0x0000000000000500ull)
  39. #define CVMX_NPEI_DMA0_INT_LEVEL (0x00000000000005C0ull)
  40. #define CVMX_NPEI_DMA1_INT_LEVEL (0x00000000000005D0ull)
  41. #define CVMX_NPEI_DMAX_COUNTS(offset) (0x0000000000000450ull + ((offset) & 7) * 16)
  42. #define CVMX_NPEI_DMAX_DBELL(offset) (0x00000000000003B0ull + ((offset) & 7) * 16)
  43. #define CVMX_NPEI_DMAX_IBUFF_SADDR(offset) (0x0000000000000400ull + ((offset) & 7) * 16)
  44. #define CVMX_NPEI_DMAX_NADDR(offset) (0x00000000000004A0ull + ((offset) & 7) * 16)
  45. #define CVMX_NPEI_DMA_CNTS (0x00000000000005E0ull)
  46. #define CVMX_NPEI_DMA_CONTROL (0x00000000000003A0ull)
  47. #define CVMX_NPEI_DMA_PCIE_REQ_NUM (0x00000000000005B0ull)
  48. #define CVMX_NPEI_DMA_STATE1 (0x00000000000006C0ull)
  49. #define CVMX_NPEI_DMA_STATE1_P1 (0x0000000000000680ull)
  50. #define CVMX_NPEI_DMA_STATE2 (0x00000000000006D0ull)
  51. #define CVMX_NPEI_DMA_STATE2_P1 (0x0000000000000690ull)
  52. #define CVMX_NPEI_DMA_STATE3_P1 (0x00000000000006A0ull)
  53. #define CVMX_NPEI_DMA_STATE4_P1 (0x00000000000006B0ull)
  54. #define CVMX_NPEI_DMA_STATE5_P1 (0x00000000000006C0ull)
  55. #define CVMX_NPEI_INT_A_ENB (0x0000000000000560ull)
  56. #define CVMX_NPEI_INT_A_ENB2 (0x0000000000003CE0ull)
  57. #define CVMX_NPEI_INT_A_SUM (0x0000000000000550ull)
  58. #define CVMX_NPEI_INT_ENB (0x0000000000000540ull)
  59. #define CVMX_NPEI_INT_ENB2 (0x0000000000003CD0ull)
  60. #define CVMX_NPEI_INT_INFO (0x0000000000000590ull)
  61. #define CVMX_NPEI_INT_SUM (0x0000000000000530ull)
  62. #define CVMX_NPEI_INT_SUM2 (0x0000000000003CC0ull)
  63. #define CVMX_NPEI_LAST_WIN_RDATA0 (0x0000000000000600ull)
  64. #define CVMX_NPEI_LAST_WIN_RDATA1 (0x0000000000000610ull)
  65. #define CVMX_NPEI_MEM_ACCESS_CTL (0x00000000000004F0ull)
  66. #define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000280ull + ((offset) & 31) * 16 - 16*12)
  67. #define CVMX_NPEI_MSI_ENB0 (0x0000000000003C50ull)
  68. #define CVMX_NPEI_MSI_ENB1 (0x0000000000003C60ull)
  69. #define CVMX_NPEI_MSI_ENB2 (0x0000000000003C70ull)
  70. #define CVMX_NPEI_MSI_ENB3 (0x0000000000003C80ull)
  71. #define CVMX_NPEI_MSI_RCV0 (0x0000000000003C10ull)
  72. #define CVMX_NPEI_MSI_RCV1 (0x0000000000003C20ull)
  73. #define CVMX_NPEI_MSI_RCV2 (0x0000000000003C30ull)
  74. #define CVMX_NPEI_MSI_RCV3 (0x0000000000003C40ull)
  75. #define CVMX_NPEI_MSI_RD_MAP (0x0000000000003CA0ull)
  76. #define CVMX_NPEI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
  77. #define CVMX_NPEI_MSI_W1C_ENB1 (0x0000000000003D00ull)
  78. #define CVMX_NPEI_MSI_W1C_ENB2 (0x0000000000003D10ull)
  79. #define CVMX_NPEI_MSI_W1C_ENB3 (0x0000000000003D20ull)
  80. #define CVMX_NPEI_MSI_W1S_ENB0 (0x0000000000003D30ull)
  81. #define CVMX_NPEI_MSI_W1S_ENB1 (0x0000000000003D40ull)
  82. #define CVMX_NPEI_MSI_W1S_ENB2 (0x0000000000003D50ull)
  83. #define CVMX_NPEI_MSI_W1S_ENB3 (0x0000000000003D60ull)
  84. #define CVMX_NPEI_MSI_WR_MAP (0x0000000000003C90ull)
  85. #define CVMX_NPEI_PCIE_CREDIT_CNT (0x0000000000003D70ull)
  86. #define CVMX_NPEI_PCIE_MSI_RCV (0x0000000000003CB0ull)
  87. #define CVMX_NPEI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
  88. #define CVMX_NPEI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
  89. #define CVMX_NPEI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
  90. #define CVMX_NPEI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
  91. #define CVMX_NPEI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
  92. #define CVMX_NPEI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
  93. #define CVMX_NPEI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
  94. #define CVMX_NPEI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
  95. #define CVMX_NPEI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
  96. #define CVMX_NPEI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
  97. #define CVMX_NPEI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
  98. #define CVMX_NPEI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
  99. #define CVMX_NPEI_PKT_CNT_INT (0x0000000000001110ull)
  100. #define CVMX_NPEI_PKT_CNT_INT_ENB (0x0000000000001130ull)
  101. #define CVMX_NPEI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
  102. #define CVMX_NPEI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
  103. #define CVMX_NPEI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
  104. #define CVMX_NPEI_PKT_DPADDR (0x0000000000001080ull)
  105. #define CVMX_NPEI_PKT_INPUT_CONTROL (0x0000000000001150ull)
  106. #define CVMX_NPEI_PKT_INSTR_ENB (0x0000000000001000ull)
  107. #define CVMX_NPEI_PKT_INSTR_RD_SIZE (0x0000000000001190ull)
  108. #define CVMX_NPEI_PKT_INSTR_SIZE (0x0000000000001020ull)
  109. #define CVMX_NPEI_PKT_INT_LEVELS (0x0000000000001100ull)
  110. #define CVMX_NPEI_PKT_IN_BP (0x00000000000006B0ull)
  111. #define CVMX_NPEI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
  112. #define CVMX_NPEI_PKT_IN_INSTR_COUNTS (0x00000000000006A0ull)
  113. #define CVMX_NPEI_PKT_IN_PCIE_PORT (0x00000000000011A0ull)
  114. #define CVMX_NPEI_PKT_IPTR (0x0000000000001070ull)
  115. #define CVMX_NPEI_PKT_OUTPUT_WMARK (0x0000000000001160ull)
  116. #define CVMX_NPEI_PKT_OUT_BMODE (0x00000000000010D0ull)
  117. #define CVMX_NPEI_PKT_OUT_ENB (0x0000000000001010ull)
  118. #define CVMX_NPEI_PKT_PCIE_PORT (0x00000000000010E0ull)
  119. #define CVMX_NPEI_PKT_PORT_IN_RST (0x0000000000000690ull)
  120. #define CVMX_NPEI_PKT_SLIST_ES (0x0000000000001050ull)
  121. #define CVMX_NPEI_PKT_SLIST_ID_SIZE (0x0000000000001180ull)
  122. #define CVMX_NPEI_PKT_SLIST_NS (0x0000000000001040ull)
  123. #define CVMX_NPEI_PKT_SLIST_ROR (0x0000000000001030ull)
  124. #define CVMX_NPEI_PKT_TIME_INT (0x0000000000001120ull)
  125. #define CVMX_NPEI_PKT_TIME_INT_ENB (0x0000000000001140ull)
  126. #define CVMX_NPEI_RSL_INT_BLOCKS (0x0000000000000520ull)
  127. #define CVMX_NPEI_SCRATCH_1 (0x0000000000000270ull)
  128. #define CVMX_NPEI_STATE1 (0x0000000000000620ull)
  129. #define CVMX_NPEI_STATE2 (0x0000000000000630ull)
  130. #define CVMX_NPEI_STATE3 (0x0000000000000640ull)
  131. #define CVMX_NPEI_WINDOW_CTL (0x0000000000000380ull)
  132. #define CVMX_NPEI_WIN_RD_ADDR (0x0000000000000210ull)
  133. #define CVMX_NPEI_WIN_RD_DATA (0x0000000000000240ull)
  134. #define CVMX_NPEI_WIN_WR_ADDR (0x0000000000000200ull)
  135. #define CVMX_NPEI_WIN_WR_DATA (0x0000000000000220ull)
  136. #define CVMX_NPEI_WIN_WR_MASK (0x0000000000000230ull)
  137. union cvmx_npei_bar1_indexx {
  138. uint32_t u32;
  139. struct cvmx_npei_bar1_indexx_s {
  140. #ifdef __BIG_ENDIAN_BITFIELD
  141. uint32_t reserved_18_31:14;
  142. uint32_t addr_idx:14;
  143. uint32_t ca:1;
  144. uint32_t end_swp:2;
  145. uint32_t addr_v:1;
  146. #else
  147. uint32_t addr_v:1;
  148. uint32_t end_swp:2;
  149. uint32_t ca:1;
  150. uint32_t addr_idx:14;
  151. uint32_t reserved_18_31:14;
  152. #endif
  153. } s;
  154. struct cvmx_npei_bar1_indexx_s cn52xx;
  155. struct cvmx_npei_bar1_indexx_s cn52xxp1;
  156. struct cvmx_npei_bar1_indexx_s cn56xx;
  157. struct cvmx_npei_bar1_indexx_s cn56xxp1;
  158. };
  159. union cvmx_npei_bist_status {
  160. uint64_t u64;
  161. struct cvmx_npei_bist_status_s {
  162. #ifdef __BIG_ENDIAN_BITFIELD
  163. uint64_t pkt_rdf:1;
  164. uint64_t reserved_60_62:3;
  165. uint64_t pcr_gim:1;
  166. uint64_t pkt_pif:1;
  167. uint64_t pcsr_int:1;
  168. uint64_t pcsr_im:1;
  169. uint64_t pcsr_cnt:1;
  170. uint64_t pcsr_id:1;
  171. uint64_t pcsr_sl:1;
  172. uint64_t reserved_50_52:3;
  173. uint64_t pkt_ind:1;
  174. uint64_t pkt_slm:1;
  175. uint64_t reserved_36_47:12;
  176. uint64_t d0_pst:1;
  177. uint64_t d1_pst:1;
  178. uint64_t d2_pst:1;
  179. uint64_t d3_pst:1;
  180. uint64_t reserved_31_31:1;
  181. uint64_t n2p0_c:1;
  182. uint64_t n2p0_o:1;
  183. uint64_t n2p1_c:1;
  184. uint64_t n2p1_o:1;
  185. uint64_t cpl_p0:1;
  186. uint64_t cpl_p1:1;
  187. uint64_t p2n1_po:1;
  188. uint64_t p2n1_no:1;
  189. uint64_t p2n1_co:1;
  190. uint64_t p2n0_po:1;
  191. uint64_t p2n0_no:1;
  192. uint64_t p2n0_co:1;
  193. uint64_t p2n0_c0:1;
  194. uint64_t p2n0_c1:1;
  195. uint64_t p2n0_n:1;
  196. uint64_t p2n0_p0:1;
  197. uint64_t p2n0_p1:1;
  198. uint64_t p2n1_c0:1;
  199. uint64_t p2n1_c1:1;
  200. uint64_t p2n1_n:1;
  201. uint64_t p2n1_p0:1;
  202. uint64_t p2n1_p1:1;
  203. uint64_t csm0:1;
  204. uint64_t csm1:1;
  205. uint64_t dif0:1;
  206. uint64_t dif1:1;
  207. uint64_t dif2:1;
  208. uint64_t dif3:1;
  209. uint64_t reserved_2_2:1;
  210. uint64_t msi:1;
  211. uint64_t ncb_cmd:1;
  212. #else
  213. uint64_t ncb_cmd:1;
  214. uint64_t msi:1;
  215. uint64_t reserved_2_2:1;
  216. uint64_t dif3:1;
  217. uint64_t dif2:1;
  218. uint64_t dif1:1;
  219. uint64_t dif0:1;
  220. uint64_t csm1:1;
  221. uint64_t csm0:1;
  222. uint64_t p2n1_p1:1;
  223. uint64_t p2n1_p0:1;
  224. uint64_t p2n1_n:1;
  225. uint64_t p2n1_c1:1;
  226. uint64_t p2n1_c0:1;
  227. uint64_t p2n0_p1:1;
  228. uint64_t p2n0_p0:1;
  229. uint64_t p2n0_n:1;
  230. uint64_t p2n0_c1:1;
  231. uint64_t p2n0_c0:1;
  232. uint64_t p2n0_co:1;
  233. uint64_t p2n0_no:1;
  234. uint64_t p2n0_po:1;
  235. uint64_t p2n1_co:1;
  236. uint64_t p2n1_no:1;
  237. uint64_t p2n1_po:1;
  238. uint64_t cpl_p1:1;
  239. uint64_t cpl_p0:1;
  240. uint64_t n2p1_o:1;
  241. uint64_t n2p1_c:1;
  242. uint64_t n2p0_o:1;
  243. uint64_t n2p0_c:1;
  244. uint64_t reserved_31_31:1;
  245. uint64_t d3_pst:1;
  246. uint64_t d2_pst:1;
  247. uint64_t d1_pst:1;
  248. uint64_t d0_pst:1;
  249. uint64_t reserved_36_47:12;
  250. uint64_t pkt_slm:1;
  251. uint64_t pkt_ind:1;
  252. uint64_t reserved_50_52:3;
  253. uint64_t pcsr_sl:1;
  254. uint64_t pcsr_id:1;
  255. uint64_t pcsr_cnt:1;
  256. uint64_t pcsr_im:1;
  257. uint64_t pcsr_int:1;
  258. uint64_t pkt_pif:1;
  259. uint64_t pcr_gim:1;
  260. uint64_t reserved_60_62:3;
  261. uint64_t pkt_rdf:1;
  262. #endif
  263. } s;
  264. struct cvmx_npei_bist_status_cn52xx {
  265. #ifdef __BIG_ENDIAN_BITFIELD
  266. uint64_t pkt_rdf:1;
  267. uint64_t reserved_60_62:3;
  268. uint64_t pcr_gim:1;
  269. uint64_t pkt_pif:1;
  270. uint64_t pcsr_int:1;
  271. uint64_t pcsr_im:1;
  272. uint64_t pcsr_cnt:1;
  273. uint64_t pcsr_id:1;
  274. uint64_t pcsr_sl:1;
  275. uint64_t pkt_imem:1;
  276. uint64_t pkt_pfm:1;
  277. uint64_t pkt_pof:1;
  278. uint64_t reserved_48_49:2;
  279. uint64_t pkt_pop0:1;
  280. uint64_t pkt_pop1:1;
  281. uint64_t d0_mem:1;
  282. uint64_t d1_mem:1;
  283. uint64_t d2_mem:1;
  284. uint64_t d3_mem:1;
  285. uint64_t d4_mem:1;
  286. uint64_t ds_mem:1;
  287. uint64_t reserved_36_39:4;
  288. uint64_t d0_pst:1;
  289. uint64_t d1_pst:1;
  290. uint64_t d2_pst:1;
  291. uint64_t d3_pst:1;
  292. uint64_t d4_pst:1;
  293. uint64_t n2p0_c:1;
  294. uint64_t n2p0_o:1;
  295. uint64_t n2p1_c:1;
  296. uint64_t n2p1_o:1;
  297. uint64_t cpl_p0:1;
  298. uint64_t cpl_p1:1;
  299. uint64_t p2n1_po:1;
  300. uint64_t p2n1_no:1;
  301. uint64_t p2n1_co:1;
  302. uint64_t p2n0_po:1;
  303. uint64_t p2n0_no:1;
  304. uint64_t p2n0_co:1;
  305. uint64_t p2n0_c0:1;
  306. uint64_t p2n0_c1:1;
  307. uint64_t p2n0_n:1;
  308. uint64_t p2n0_p0:1;
  309. uint64_t p2n0_p1:1;
  310. uint64_t p2n1_c0:1;
  311. uint64_t p2n1_c1:1;
  312. uint64_t p2n1_n:1;
  313. uint64_t p2n1_p0:1;
  314. uint64_t p2n1_p1:1;
  315. uint64_t csm0:1;
  316. uint64_t csm1:1;
  317. uint64_t dif0:1;
  318. uint64_t dif1:1;
  319. uint64_t dif2:1;
  320. uint64_t dif3:1;
  321. uint64_t dif4:1;
  322. uint64_t msi:1;
  323. uint64_t ncb_cmd:1;
  324. #else
  325. uint64_t ncb_cmd:1;
  326. uint64_t msi:1;
  327. uint64_t dif4:1;
  328. uint64_t dif3:1;
  329. uint64_t dif2:1;
  330. uint64_t dif1:1;
  331. uint64_t dif0:1;
  332. uint64_t csm1:1;
  333. uint64_t csm0:1;
  334. uint64_t p2n1_p1:1;
  335. uint64_t p2n1_p0:1;
  336. uint64_t p2n1_n:1;
  337. uint64_t p2n1_c1:1;
  338. uint64_t p2n1_c0:1;
  339. uint64_t p2n0_p1:1;
  340. uint64_t p2n0_p0:1;
  341. uint64_t p2n0_n:1;
  342. uint64_t p2n0_c1:1;
  343. uint64_t p2n0_c0:1;
  344. uint64_t p2n0_co:1;
  345. uint64_t p2n0_no:1;
  346. uint64_t p2n0_po:1;
  347. uint64_t p2n1_co:1;
  348. uint64_t p2n1_no:1;
  349. uint64_t p2n1_po:1;
  350. uint64_t cpl_p1:1;
  351. uint64_t cpl_p0:1;
  352. uint64_t n2p1_o:1;
  353. uint64_t n2p1_c:1;
  354. uint64_t n2p0_o:1;
  355. uint64_t n2p0_c:1;
  356. uint64_t d4_pst:1;
  357. uint64_t d3_pst:1;
  358. uint64_t d2_pst:1;
  359. uint64_t d1_pst:1;
  360. uint64_t d0_pst:1;
  361. uint64_t reserved_36_39:4;
  362. uint64_t ds_mem:1;
  363. uint64_t d4_mem:1;
  364. uint64_t d3_mem:1;
  365. uint64_t d2_mem:1;
  366. uint64_t d1_mem:1;
  367. uint64_t d0_mem:1;
  368. uint64_t pkt_pop1:1;
  369. uint64_t pkt_pop0:1;
  370. uint64_t reserved_48_49:2;
  371. uint64_t pkt_pof:1;
  372. uint64_t pkt_pfm:1;
  373. uint64_t pkt_imem:1;
  374. uint64_t pcsr_sl:1;
  375. uint64_t pcsr_id:1;
  376. uint64_t pcsr_cnt:1;
  377. uint64_t pcsr_im:1;
  378. uint64_t pcsr_int:1;
  379. uint64_t pkt_pif:1;
  380. uint64_t pcr_gim:1;
  381. uint64_t reserved_60_62:3;
  382. uint64_t pkt_rdf:1;
  383. #endif
  384. } cn52xx;
  385. struct cvmx_npei_bist_status_cn52xxp1 {
  386. #ifdef __BIG_ENDIAN_BITFIELD
  387. uint64_t reserved_46_63:18;
  388. uint64_t d0_mem0:1;
  389. uint64_t d1_mem1:1;
  390. uint64_t d2_mem2:1;
  391. uint64_t d3_mem3:1;
  392. uint64_t dr0_mem:1;
  393. uint64_t d0_mem:1;
  394. uint64_t d1_mem:1;
  395. uint64_t d2_mem:1;
  396. uint64_t d3_mem:1;
  397. uint64_t dr1_mem:1;
  398. uint64_t d0_pst:1;
  399. uint64_t d1_pst:1;
  400. uint64_t d2_pst:1;
  401. uint64_t d3_pst:1;
  402. uint64_t dr2_mem:1;
  403. uint64_t n2p0_c:1;
  404. uint64_t n2p0_o:1;
  405. uint64_t n2p1_c:1;
  406. uint64_t n2p1_o:1;
  407. uint64_t cpl_p0:1;
  408. uint64_t cpl_p1:1;
  409. uint64_t p2n1_po:1;
  410. uint64_t p2n1_no:1;
  411. uint64_t p2n1_co:1;
  412. uint64_t p2n0_po:1;
  413. uint64_t p2n0_no:1;
  414. uint64_t p2n0_co:1;
  415. uint64_t p2n0_c0:1;
  416. uint64_t p2n0_c1:1;
  417. uint64_t p2n0_n:1;
  418. uint64_t p2n0_p0:1;
  419. uint64_t p2n0_p1:1;
  420. uint64_t p2n1_c0:1;
  421. uint64_t p2n1_c1:1;
  422. uint64_t p2n1_n:1;
  423. uint64_t p2n1_p0:1;
  424. uint64_t p2n1_p1:1;
  425. uint64_t csm0:1;
  426. uint64_t csm1:1;
  427. uint64_t dif0:1;
  428. uint64_t dif1:1;
  429. uint64_t dif2:1;
  430. uint64_t dif3:1;
  431. uint64_t dr3_mem:1;
  432. uint64_t msi:1;
  433. uint64_t ncb_cmd:1;
  434. #else
  435. uint64_t ncb_cmd:1;
  436. uint64_t msi:1;
  437. uint64_t dr3_mem:1;
  438. uint64_t dif3:1;
  439. uint64_t dif2:1;
  440. uint64_t dif1:1;
  441. uint64_t dif0:1;
  442. uint64_t csm1:1;
  443. uint64_t csm0:1;
  444. uint64_t p2n1_p1:1;
  445. uint64_t p2n1_p0:1;
  446. uint64_t p2n1_n:1;
  447. uint64_t p2n1_c1:1;
  448. uint64_t p2n1_c0:1;
  449. uint64_t p2n0_p1:1;
  450. uint64_t p2n0_p0:1;
  451. uint64_t p2n0_n:1;
  452. uint64_t p2n0_c1:1;
  453. uint64_t p2n0_c0:1;
  454. uint64_t p2n0_co:1;
  455. uint64_t p2n0_no:1;
  456. uint64_t p2n0_po:1;
  457. uint64_t p2n1_co:1;
  458. uint64_t p2n1_no:1;
  459. uint64_t p2n1_po:1;
  460. uint64_t cpl_p1:1;
  461. uint64_t cpl_p0:1;
  462. uint64_t n2p1_o:1;
  463. uint64_t n2p1_c:1;
  464. uint64_t n2p0_o:1;
  465. uint64_t n2p0_c:1;
  466. uint64_t dr2_mem:1;
  467. uint64_t d3_pst:1;
  468. uint64_t d2_pst:1;
  469. uint64_t d1_pst:1;
  470. uint64_t d0_pst:1;
  471. uint64_t dr1_mem:1;
  472. uint64_t d3_mem:1;
  473. uint64_t d2_mem:1;
  474. uint64_t d1_mem:1;
  475. uint64_t d0_mem:1;
  476. uint64_t dr0_mem:1;
  477. uint64_t d3_mem3:1;
  478. uint64_t d2_mem2:1;
  479. uint64_t d1_mem1:1;
  480. uint64_t d0_mem0:1;
  481. uint64_t reserved_46_63:18;
  482. #endif
  483. } cn52xxp1;
  484. struct cvmx_npei_bist_status_cn52xx cn56xx;
  485. struct cvmx_npei_bist_status_cn56xxp1 {
  486. #ifdef __BIG_ENDIAN_BITFIELD
  487. uint64_t reserved_58_63:6;
  488. uint64_t pcsr_int:1;
  489. uint64_t pcsr_im:1;
  490. uint64_t pcsr_cnt:1;
  491. uint64_t pcsr_id:1;
  492. uint64_t pcsr_sl:1;
  493. uint64_t pkt_pout:1;
  494. uint64_t pkt_imem:1;
  495. uint64_t pkt_cntm:1;
  496. uint64_t pkt_ind:1;
  497. uint64_t pkt_slm:1;
  498. uint64_t pkt_odf:1;
  499. uint64_t pkt_oif:1;
  500. uint64_t pkt_out:1;
  501. uint64_t pkt_i0:1;
  502. uint64_t pkt_i1:1;
  503. uint64_t pkt_s0:1;
  504. uint64_t pkt_s1:1;
  505. uint64_t d0_mem:1;
  506. uint64_t d1_mem:1;
  507. uint64_t d2_mem:1;
  508. uint64_t d3_mem:1;
  509. uint64_t d4_mem:1;
  510. uint64_t d0_pst:1;
  511. uint64_t d1_pst:1;
  512. uint64_t d2_pst:1;
  513. uint64_t d3_pst:1;
  514. uint64_t d4_pst:1;
  515. uint64_t n2p0_c:1;
  516. uint64_t n2p0_o:1;
  517. uint64_t n2p1_c:1;
  518. uint64_t n2p1_o:1;
  519. uint64_t cpl_p0:1;
  520. uint64_t cpl_p1:1;
  521. uint64_t p2n1_po:1;
  522. uint64_t p2n1_no:1;
  523. uint64_t p2n1_co:1;
  524. uint64_t p2n0_po:1;
  525. uint64_t p2n0_no:1;
  526. uint64_t p2n0_co:1;
  527. uint64_t p2n0_c0:1;
  528. uint64_t p2n0_c1:1;
  529. uint64_t p2n0_n:1;
  530. uint64_t p2n0_p0:1;
  531. uint64_t p2n0_p1:1;
  532. uint64_t p2n1_c0:1;
  533. uint64_t p2n1_c1:1;
  534. uint64_t p2n1_n:1;
  535. uint64_t p2n1_p0:1;
  536. uint64_t p2n1_p1:1;
  537. uint64_t csm0:1;
  538. uint64_t csm1:1;
  539. uint64_t dif0:1;
  540. uint64_t dif1:1;
  541. uint64_t dif2:1;
  542. uint64_t dif3:1;
  543. uint64_t dif4:1;
  544. uint64_t msi:1;
  545. uint64_t ncb_cmd:1;
  546. #else
  547. uint64_t ncb_cmd:1;
  548. uint64_t msi:1;
  549. uint64_t dif4:1;
  550. uint64_t dif3:1;
  551. uint64_t dif2:1;
  552. uint64_t dif1:1;
  553. uint64_t dif0:1;
  554. uint64_t csm1:1;
  555. uint64_t csm0:1;
  556. uint64_t p2n1_p1:1;
  557. uint64_t p2n1_p0:1;
  558. uint64_t p2n1_n:1;
  559. uint64_t p2n1_c1:1;
  560. uint64_t p2n1_c0:1;
  561. uint64_t p2n0_p1:1;
  562. uint64_t p2n0_p0:1;
  563. uint64_t p2n0_n:1;
  564. uint64_t p2n0_c1:1;
  565. uint64_t p2n0_c0:1;
  566. uint64_t p2n0_co:1;
  567. uint64_t p2n0_no:1;
  568. uint64_t p2n0_po:1;
  569. uint64_t p2n1_co:1;
  570. uint64_t p2n1_no:1;
  571. uint64_t p2n1_po:1;
  572. uint64_t cpl_p1:1;
  573. uint64_t cpl_p0:1;
  574. uint64_t n2p1_o:1;
  575. uint64_t n2p1_c:1;
  576. uint64_t n2p0_o:1;
  577. uint64_t n2p0_c:1;
  578. uint64_t d4_pst:1;
  579. uint64_t d3_pst:1;
  580. uint64_t d2_pst:1;
  581. uint64_t d1_pst:1;
  582. uint64_t d0_pst:1;
  583. uint64_t d4_mem:1;
  584. uint64_t d3_mem:1;
  585. uint64_t d2_mem:1;
  586. uint64_t d1_mem:1;
  587. uint64_t d0_mem:1;
  588. uint64_t pkt_s1:1;
  589. uint64_t pkt_s0:1;
  590. uint64_t pkt_i1:1;
  591. uint64_t pkt_i0:1;
  592. uint64_t pkt_out:1;
  593. uint64_t pkt_oif:1;
  594. uint64_t pkt_odf:1;
  595. uint64_t pkt_slm:1;
  596. uint64_t pkt_ind:1;
  597. uint64_t pkt_cntm:1;
  598. uint64_t pkt_imem:1;
  599. uint64_t pkt_pout:1;
  600. uint64_t pcsr_sl:1;
  601. uint64_t pcsr_id:1;
  602. uint64_t pcsr_cnt:1;
  603. uint64_t pcsr_im:1;
  604. uint64_t pcsr_int:1;
  605. uint64_t reserved_58_63:6;
  606. #endif
  607. } cn56xxp1;
  608. };
  609. union cvmx_npei_bist_status2 {
  610. uint64_t u64;
  611. struct cvmx_npei_bist_status2_s {
  612. #ifdef __BIG_ENDIAN_BITFIELD
  613. uint64_t reserved_14_63:50;
  614. uint64_t prd_tag:1;
  615. uint64_t prd_st0:1;
  616. uint64_t prd_st1:1;
  617. uint64_t prd_err:1;
  618. uint64_t nrd_st:1;
  619. uint64_t nwe_st:1;
  620. uint64_t nwe_wr0:1;
  621. uint64_t nwe_wr1:1;
  622. uint64_t pkt_rd:1;
  623. uint64_t psc_p0:1;
  624. uint64_t psc_p1:1;
  625. uint64_t pkt_gd:1;
  626. uint64_t pkt_gl:1;
  627. uint64_t pkt_blk:1;
  628. #else
  629. uint64_t pkt_blk:1;
  630. uint64_t pkt_gl:1;
  631. uint64_t pkt_gd:1;
  632. uint64_t psc_p1:1;
  633. uint64_t psc_p0:1;
  634. uint64_t pkt_rd:1;
  635. uint64_t nwe_wr1:1;
  636. uint64_t nwe_wr0:1;
  637. uint64_t nwe_st:1;
  638. uint64_t nrd_st:1;
  639. uint64_t prd_err:1;
  640. uint64_t prd_st1:1;
  641. uint64_t prd_st0:1;
  642. uint64_t prd_tag:1;
  643. uint64_t reserved_14_63:50;
  644. #endif
  645. } s;
  646. struct cvmx_npei_bist_status2_s cn52xx;
  647. struct cvmx_npei_bist_status2_s cn56xx;
  648. };
  649. union cvmx_npei_ctl_port0 {
  650. uint64_t u64;
  651. struct cvmx_npei_ctl_port0_s {
  652. #ifdef __BIG_ENDIAN_BITFIELD
  653. uint64_t reserved_21_63:43;
  654. uint64_t waitl_com:1;
  655. uint64_t intd:1;
  656. uint64_t intc:1;
  657. uint64_t intb:1;
  658. uint64_t inta:1;
  659. uint64_t intd_map:2;
  660. uint64_t intc_map:2;
  661. uint64_t intb_map:2;
  662. uint64_t inta_map:2;
  663. uint64_t ctlp_ro:1;
  664. uint64_t reserved_6_6:1;
  665. uint64_t ptlp_ro:1;
  666. uint64_t bar2_enb:1;
  667. uint64_t bar2_esx:2;
  668. uint64_t bar2_cax:1;
  669. uint64_t wait_com:1;
  670. #else
  671. uint64_t wait_com:1;
  672. uint64_t bar2_cax:1;
  673. uint64_t bar2_esx:2;
  674. uint64_t bar2_enb:1;
  675. uint64_t ptlp_ro:1;
  676. uint64_t reserved_6_6:1;
  677. uint64_t ctlp_ro:1;
  678. uint64_t inta_map:2;
  679. uint64_t intb_map:2;
  680. uint64_t intc_map:2;
  681. uint64_t intd_map:2;
  682. uint64_t inta:1;
  683. uint64_t intb:1;
  684. uint64_t intc:1;
  685. uint64_t intd:1;
  686. uint64_t waitl_com:1;
  687. uint64_t reserved_21_63:43;
  688. #endif
  689. } s;
  690. struct cvmx_npei_ctl_port0_s cn52xx;
  691. struct cvmx_npei_ctl_port0_s cn52xxp1;
  692. struct cvmx_npei_ctl_port0_s cn56xx;
  693. struct cvmx_npei_ctl_port0_s cn56xxp1;
  694. };
  695. union cvmx_npei_ctl_port1 {
  696. uint64_t u64;
  697. struct cvmx_npei_ctl_port1_s {
  698. #ifdef __BIG_ENDIAN_BITFIELD
  699. uint64_t reserved_21_63:43;
  700. uint64_t waitl_com:1;
  701. uint64_t intd:1;
  702. uint64_t intc:1;
  703. uint64_t intb:1;
  704. uint64_t inta:1;
  705. uint64_t intd_map:2;
  706. uint64_t intc_map:2;
  707. uint64_t intb_map:2;
  708. uint64_t inta_map:2;
  709. uint64_t ctlp_ro:1;
  710. uint64_t reserved_6_6:1;
  711. uint64_t ptlp_ro:1;
  712. uint64_t bar2_enb:1;
  713. uint64_t bar2_esx:2;
  714. uint64_t bar2_cax:1;
  715. uint64_t wait_com:1;
  716. #else
  717. uint64_t wait_com:1;
  718. uint64_t bar2_cax:1;
  719. uint64_t bar2_esx:2;
  720. uint64_t bar2_enb:1;
  721. uint64_t ptlp_ro:1;
  722. uint64_t reserved_6_6:1;
  723. uint64_t ctlp_ro:1;
  724. uint64_t inta_map:2;
  725. uint64_t intb_map:2;
  726. uint64_t intc_map:2;
  727. uint64_t intd_map:2;
  728. uint64_t inta:1;
  729. uint64_t intb:1;
  730. uint64_t intc:1;
  731. uint64_t intd:1;
  732. uint64_t waitl_com:1;
  733. uint64_t reserved_21_63:43;
  734. #endif
  735. } s;
  736. struct cvmx_npei_ctl_port1_s cn52xx;
  737. struct cvmx_npei_ctl_port1_s cn52xxp1;
  738. struct cvmx_npei_ctl_port1_s cn56xx;
  739. struct cvmx_npei_ctl_port1_s cn56xxp1;
  740. };
  741. union cvmx_npei_ctl_status {
  742. uint64_t u64;
  743. struct cvmx_npei_ctl_status_s {
  744. #ifdef __BIG_ENDIAN_BITFIELD
  745. uint64_t reserved_44_63:20;
  746. uint64_t p1_ntags:6;
  747. uint64_t p0_ntags:6;
  748. uint64_t cfg_rtry:16;
  749. uint64_t ring_en:1;
  750. uint64_t lnk_rst:1;
  751. uint64_t arb:1;
  752. uint64_t pkt_bp:4;
  753. uint64_t host_mode:1;
  754. uint64_t chip_rev:8;
  755. #else
  756. uint64_t chip_rev:8;
  757. uint64_t host_mode:1;
  758. uint64_t pkt_bp:4;
  759. uint64_t arb:1;
  760. uint64_t lnk_rst:1;
  761. uint64_t ring_en:1;
  762. uint64_t cfg_rtry:16;
  763. uint64_t p0_ntags:6;
  764. uint64_t p1_ntags:6;
  765. uint64_t reserved_44_63:20;
  766. #endif
  767. } s;
  768. struct cvmx_npei_ctl_status_s cn52xx;
  769. struct cvmx_npei_ctl_status_cn52xxp1 {
  770. #ifdef __BIG_ENDIAN_BITFIELD
  771. uint64_t reserved_44_63:20;
  772. uint64_t p1_ntags:6;
  773. uint64_t p0_ntags:6;
  774. uint64_t cfg_rtry:16;
  775. uint64_t reserved_15_15:1;
  776. uint64_t lnk_rst:1;
  777. uint64_t arb:1;
  778. uint64_t reserved_9_12:4;
  779. uint64_t host_mode:1;
  780. uint64_t chip_rev:8;
  781. #else
  782. uint64_t chip_rev:8;
  783. uint64_t host_mode:1;
  784. uint64_t reserved_9_12:4;
  785. uint64_t arb:1;
  786. uint64_t lnk_rst:1;
  787. uint64_t reserved_15_15:1;
  788. uint64_t cfg_rtry:16;
  789. uint64_t p0_ntags:6;
  790. uint64_t p1_ntags:6;
  791. uint64_t reserved_44_63:20;
  792. #endif
  793. } cn52xxp1;
  794. struct cvmx_npei_ctl_status_s cn56xx;
  795. struct cvmx_npei_ctl_status_cn56xxp1 {
  796. #ifdef __BIG_ENDIAN_BITFIELD
  797. uint64_t reserved_15_63:49;
  798. uint64_t lnk_rst:1;
  799. uint64_t arb:1;
  800. uint64_t pkt_bp:4;
  801. uint64_t host_mode:1;
  802. uint64_t chip_rev:8;
  803. #else
  804. uint64_t chip_rev:8;
  805. uint64_t host_mode:1;
  806. uint64_t pkt_bp:4;
  807. uint64_t arb:1;
  808. uint64_t lnk_rst:1;
  809. uint64_t reserved_15_63:49;
  810. #endif
  811. } cn56xxp1;
  812. };
  813. union cvmx_npei_ctl_status2 {
  814. uint64_t u64;
  815. struct cvmx_npei_ctl_status2_s {
  816. #ifdef __BIG_ENDIAN_BITFIELD
  817. uint64_t reserved_16_63:48;
  818. uint64_t mps:1;
  819. uint64_t mrrs:3;
  820. uint64_t c1_w_flt:1;
  821. uint64_t c0_w_flt:1;
  822. uint64_t c1_b1_s:3;
  823. uint64_t c0_b1_s:3;
  824. uint64_t c1_wi_d:1;
  825. uint64_t c1_b0_d:1;
  826. uint64_t c0_wi_d:1;
  827. uint64_t c0_b0_d:1;
  828. #else
  829. uint64_t c0_b0_d:1;
  830. uint64_t c0_wi_d:1;
  831. uint64_t c1_b0_d:1;
  832. uint64_t c1_wi_d:1;
  833. uint64_t c0_b1_s:3;
  834. uint64_t c1_b1_s:3;
  835. uint64_t c0_w_flt:1;
  836. uint64_t c1_w_flt:1;
  837. uint64_t mrrs:3;
  838. uint64_t mps:1;
  839. uint64_t reserved_16_63:48;
  840. #endif
  841. } s;
  842. struct cvmx_npei_ctl_status2_s cn52xx;
  843. struct cvmx_npei_ctl_status2_s cn52xxp1;
  844. struct cvmx_npei_ctl_status2_s cn56xx;
  845. struct cvmx_npei_ctl_status2_s cn56xxp1;
  846. };
  847. union cvmx_npei_data_out_cnt {
  848. uint64_t u64;
  849. struct cvmx_npei_data_out_cnt_s {
  850. #ifdef __BIG_ENDIAN_BITFIELD
  851. uint64_t reserved_44_63:20;
  852. uint64_t p1_ucnt:16;
  853. uint64_t p1_fcnt:6;
  854. uint64_t p0_ucnt:16;
  855. uint64_t p0_fcnt:6;
  856. #else
  857. uint64_t p0_fcnt:6;
  858. uint64_t p0_ucnt:16;
  859. uint64_t p1_fcnt:6;
  860. uint64_t p1_ucnt:16;
  861. uint64_t reserved_44_63:20;
  862. #endif
  863. } s;
  864. struct cvmx_npei_data_out_cnt_s cn52xx;
  865. struct cvmx_npei_data_out_cnt_s cn52xxp1;
  866. struct cvmx_npei_data_out_cnt_s cn56xx;
  867. struct cvmx_npei_data_out_cnt_s cn56xxp1;
  868. };
  869. union cvmx_npei_dbg_data {
  870. uint64_t u64;
  871. struct cvmx_npei_dbg_data_s {
  872. #ifdef __BIG_ENDIAN_BITFIELD
  873. uint64_t reserved_28_63:36;
  874. uint64_t qlm0_rev_lanes:1;
  875. uint64_t reserved_25_26:2;
  876. uint64_t qlm1_spd:2;
  877. uint64_t c_mul:5;
  878. uint64_t dsel_ext:1;
  879. uint64_t data:17;
  880. #else
  881. uint64_t data:17;
  882. uint64_t dsel_ext:1;
  883. uint64_t c_mul:5;
  884. uint64_t qlm1_spd:2;
  885. uint64_t reserved_25_26:2;
  886. uint64_t qlm0_rev_lanes:1;
  887. uint64_t reserved_28_63:36;
  888. #endif
  889. } s;
  890. struct cvmx_npei_dbg_data_cn52xx {
  891. #ifdef __BIG_ENDIAN_BITFIELD
  892. uint64_t reserved_29_63:35;
  893. uint64_t qlm0_link_width:1;
  894. uint64_t qlm0_rev_lanes:1;
  895. uint64_t qlm1_mode:2;
  896. uint64_t qlm1_spd:2;
  897. uint64_t c_mul:5;
  898. uint64_t dsel_ext:1;
  899. uint64_t data:17;
  900. #else
  901. uint64_t data:17;
  902. uint64_t dsel_ext:1;
  903. uint64_t c_mul:5;
  904. uint64_t qlm1_spd:2;
  905. uint64_t qlm1_mode:2;
  906. uint64_t qlm0_rev_lanes:1;
  907. uint64_t qlm0_link_width:1;
  908. uint64_t reserved_29_63:35;
  909. #endif
  910. } cn52xx;
  911. struct cvmx_npei_dbg_data_cn52xx cn52xxp1;
  912. struct cvmx_npei_dbg_data_cn56xx {
  913. #ifdef __BIG_ENDIAN_BITFIELD
  914. uint64_t reserved_29_63:35;
  915. uint64_t qlm2_rev_lanes:1;
  916. uint64_t qlm0_rev_lanes:1;
  917. uint64_t qlm3_spd:2;
  918. uint64_t qlm1_spd:2;
  919. uint64_t c_mul:5;
  920. uint64_t dsel_ext:1;
  921. uint64_t data:17;
  922. #else
  923. uint64_t data:17;
  924. uint64_t dsel_ext:1;
  925. uint64_t c_mul:5;
  926. uint64_t qlm1_spd:2;
  927. uint64_t qlm3_spd:2;
  928. uint64_t qlm0_rev_lanes:1;
  929. uint64_t qlm2_rev_lanes:1;
  930. uint64_t reserved_29_63:35;
  931. #endif
  932. } cn56xx;
  933. struct cvmx_npei_dbg_data_cn56xx cn56xxp1;
  934. };
  935. union cvmx_npei_dbg_select {
  936. uint64_t u64;
  937. struct cvmx_npei_dbg_select_s {
  938. #ifdef __BIG_ENDIAN_BITFIELD
  939. uint64_t reserved_16_63:48;
  940. uint64_t dbg_sel:16;
  941. #else
  942. uint64_t dbg_sel:16;
  943. uint64_t reserved_16_63:48;
  944. #endif
  945. } s;
  946. struct cvmx_npei_dbg_select_s cn52xx;
  947. struct cvmx_npei_dbg_select_s cn52xxp1;
  948. struct cvmx_npei_dbg_select_s cn56xx;
  949. struct cvmx_npei_dbg_select_s cn56xxp1;
  950. };
  951. union cvmx_npei_dmax_counts {
  952. uint64_t u64;
  953. struct cvmx_npei_dmax_counts_s {
  954. #ifdef __BIG_ENDIAN_BITFIELD
  955. uint64_t reserved_39_63:25;
  956. uint64_t fcnt:7;
  957. uint64_t dbell:32;
  958. #else
  959. uint64_t dbell:32;
  960. uint64_t fcnt:7;
  961. uint64_t reserved_39_63:25;
  962. #endif
  963. } s;
  964. struct cvmx_npei_dmax_counts_s cn52xx;
  965. struct cvmx_npei_dmax_counts_s cn52xxp1;
  966. struct cvmx_npei_dmax_counts_s cn56xx;
  967. struct cvmx_npei_dmax_counts_s cn56xxp1;
  968. };
  969. union cvmx_npei_dmax_dbell {
  970. uint32_t u32;
  971. struct cvmx_npei_dmax_dbell_s {
  972. #ifdef __BIG_ENDIAN_BITFIELD
  973. uint32_t reserved_16_31:16;
  974. uint32_t dbell:16;
  975. #else
  976. uint32_t dbell:16;
  977. uint32_t reserved_16_31:16;
  978. #endif
  979. } s;
  980. struct cvmx_npei_dmax_dbell_s cn52xx;
  981. struct cvmx_npei_dmax_dbell_s cn52xxp1;
  982. struct cvmx_npei_dmax_dbell_s cn56xx;
  983. struct cvmx_npei_dmax_dbell_s cn56xxp1;
  984. };
  985. union cvmx_npei_dmax_ibuff_saddr {
  986. uint64_t u64;
  987. struct cvmx_npei_dmax_ibuff_saddr_s {
  988. #ifdef __BIG_ENDIAN_BITFIELD
  989. uint64_t reserved_37_63:27;
  990. uint64_t idle:1;
  991. uint64_t saddr:29;
  992. uint64_t reserved_0_6:7;
  993. #else
  994. uint64_t reserved_0_6:7;
  995. uint64_t saddr:29;
  996. uint64_t idle:1;
  997. uint64_t reserved_37_63:27;
  998. #endif
  999. } s;
  1000. struct cvmx_npei_dmax_ibuff_saddr_s cn52xx;
  1001. struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 {
  1002. #ifdef __BIG_ENDIAN_BITFIELD
  1003. uint64_t reserved_36_63:28;
  1004. uint64_t saddr:29;
  1005. uint64_t reserved_0_6:7;
  1006. #else
  1007. uint64_t reserved_0_6:7;
  1008. uint64_t saddr:29;
  1009. uint64_t reserved_36_63:28;
  1010. #endif
  1011. } cn52xxp1;
  1012. struct cvmx_npei_dmax_ibuff_saddr_s cn56xx;
  1013. struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 cn56xxp1;
  1014. };
  1015. union cvmx_npei_dmax_naddr {
  1016. uint64_t u64;
  1017. struct cvmx_npei_dmax_naddr_s {
  1018. #ifdef __BIG_ENDIAN_BITFIELD
  1019. uint64_t reserved_36_63:28;
  1020. uint64_t addr:36;
  1021. #else
  1022. uint64_t addr:36;
  1023. uint64_t reserved_36_63:28;
  1024. #endif
  1025. } s;
  1026. struct cvmx_npei_dmax_naddr_s cn52xx;
  1027. struct cvmx_npei_dmax_naddr_s cn52xxp1;
  1028. struct cvmx_npei_dmax_naddr_s cn56xx;
  1029. struct cvmx_npei_dmax_naddr_s cn56xxp1;
  1030. };
  1031. union cvmx_npei_dma0_int_level {
  1032. uint64_t u64;
  1033. struct cvmx_npei_dma0_int_level_s {
  1034. #ifdef __BIG_ENDIAN_BITFIELD
  1035. uint64_t time:32;
  1036. uint64_t cnt:32;
  1037. #else
  1038. uint64_t cnt:32;
  1039. uint64_t time:32;
  1040. #endif
  1041. } s;
  1042. struct cvmx_npei_dma0_int_level_s cn52xx;
  1043. struct cvmx_npei_dma0_int_level_s cn52xxp1;
  1044. struct cvmx_npei_dma0_int_level_s cn56xx;
  1045. struct cvmx_npei_dma0_int_level_s cn56xxp1;
  1046. };
  1047. union cvmx_npei_dma1_int_level {
  1048. uint64_t u64;
  1049. struct cvmx_npei_dma1_int_level_s {
  1050. #ifdef __BIG_ENDIAN_BITFIELD
  1051. uint64_t time:32;
  1052. uint64_t cnt:32;
  1053. #else
  1054. uint64_t cnt:32;
  1055. uint64_t time:32;
  1056. #endif
  1057. } s;
  1058. struct cvmx_npei_dma1_int_level_s cn52xx;
  1059. struct cvmx_npei_dma1_int_level_s cn52xxp1;
  1060. struct cvmx_npei_dma1_int_level_s cn56xx;
  1061. struct cvmx_npei_dma1_int_level_s cn56xxp1;
  1062. };
  1063. union cvmx_npei_dma_cnts {
  1064. uint64_t u64;
  1065. struct cvmx_npei_dma_cnts_s {
  1066. #ifdef __BIG_ENDIAN_BITFIELD
  1067. uint64_t dma1:32;
  1068. uint64_t dma0:32;
  1069. #else
  1070. uint64_t dma0:32;
  1071. uint64_t dma1:32;
  1072. #endif
  1073. } s;
  1074. struct cvmx_npei_dma_cnts_s cn52xx;
  1075. struct cvmx_npei_dma_cnts_s cn52xxp1;
  1076. struct cvmx_npei_dma_cnts_s cn56xx;
  1077. struct cvmx_npei_dma_cnts_s cn56xxp1;
  1078. };
  1079. union cvmx_npei_dma_control {
  1080. uint64_t u64;
  1081. struct cvmx_npei_dma_control_s {
  1082. #ifdef __BIG_ENDIAN_BITFIELD
  1083. uint64_t reserved_40_63:24;
  1084. uint64_t p_32b_m:1;
  1085. uint64_t dma4_enb:1;
  1086. uint64_t dma3_enb:1;
  1087. uint64_t dma2_enb:1;
  1088. uint64_t dma1_enb:1;
  1089. uint64_t dma0_enb:1;
  1090. uint64_t b0_lend:1;
  1091. uint64_t dwb_denb:1;
  1092. uint64_t dwb_ichk:9;
  1093. uint64_t fpa_que:3;
  1094. uint64_t o_add1:1;
  1095. uint64_t o_ro:1;
  1096. uint64_t o_ns:1;
  1097. uint64_t o_es:2;
  1098. uint64_t o_mode:1;
  1099. uint64_t csize:14;
  1100. #else
  1101. uint64_t csize:14;
  1102. uint64_t o_mode:1;
  1103. uint64_t o_es:2;
  1104. uint64_t o_ns:1;
  1105. uint64_t o_ro:1;
  1106. uint64_t o_add1:1;
  1107. uint64_t fpa_que:3;
  1108. uint64_t dwb_ichk:9;
  1109. uint64_t dwb_denb:1;
  1110. uint64_t b0_lend:1;
  1111. uint64_t dma0_enb:1;
  1112. uint64_t dma1_enb:1;
  1113. uint64_t dma2_enb:1;
  1114. uint64_t dma3_enb:1;
  1115. uint64_t dma4_enb:1;
  1116. uint64_t p_32b_m:1;
  1117. uint64_t reserved_40_63:24;
  1118. #endif
  1119. } s;
  1120. struct cvmx_npei_dma_control_s cn52xx;
  1121. struct cvmx_npei_dma_control_cn52xxp1 {
  1122. #ifdef __BIG_ENDIAN_BITFIELD
  1123. uint64_t reserved_38_63:26;
  1124. uint64_t dma3_enb:1;
  1125. uint64_t dma2_enb:1;
  1126. uint64_t dma1_enb:1;
  1127. uint64_t dma0_enb:1;
  1128. uint64_t b0_lend:1;
  1129. uint64_t dwb_denb:1;
  1130. uint64_t dwb_ichk:9;
  1131. uint64_t fpa_que:3;
  1132. uint64_t o_add1:1;
  1133. uint64_t o_ro:1;
  1134. uint64_t o_ns:1;
  1135. uint64_t o_es:2;
  1136. uint64_t o_mode:1;
  1137. uint64_t csize:14;
  1138. #else
  1139. uint64_t csize:14;
  1140. uint64_t o_mode:1;
  1141. uint64_t o_es:2;
  1142. uint64_t o_ns:1;
  1143. uint64_t o_ro:1;
  1144. uint64_t o_add1:1;
  1145. uint64_t fpa_que:3;
  1146. uint64_t dwb_ichk:9;
  1147. uint64_t dwb_denb:1;
  1148. uint64_t b0_lend:1;
  1149. uint64_t dma0_enb:1;
  1150. uint64_t dma1_enb:1;
  1151. uint64_t dma2_enb:1;
  1152. uint64_t dma3_enb:1;
  1153. uint64_t reserved_38_63:26;
  1154. #endif
  1155. } cn52xxp1;
  1156. struct cvmx_npei_dma_control_s cn56xx;
  1157. struct cvmx_npei_dma_control_cn56xxp1 {
  1158. #ifdef __BIG_ENDIAN_BITFIELD
  1159. uint64_t reserved_39_63:25;
  1160. uint64_t dma4_enb:1;
  1161. uint64_t dma3_enb:1;
  1162. uint64_t dma2_enb:1;
  1163. uint64_t dma1_enb:1;
  1164. uint64_t dma0_enb:1;
  1165. uint64_t b0_lend:1;
  1166. uint64_t dwb_denb:1;
  1167. uint64_t dwb_ichk:9;
  1168. uint64_t fpa_que:3;
  1169. uint64_t o_add1:1;
  1170. uint64_t o_ro:1;
  1171. uint64_t o_ns:1;
  1172. uint64_t o_es:2;
  1173. uint64_t o_mode:1;
  1174. uint64_t csize:14;
  1175. #else
  1176. uint64_t csize:14;
  1177. uint64_t o_mode:1;
  1178. uint64_t o_es:2;
  1179. uint64_t o_ns:1;
  1180. uint64_t o_ro:1;
  1181. uint64_t o_add1:1;
  1182. uint64_t fpa_que:3;
  1183. uint64_t dwb_ichk:9;
  1184. uint64_t dwb_denb:1;
  1185. uint64_t b0_lend:1;
  1186. uint64_t dma0_enb:1;
  1187. uint64_t dma1_enb:1;
  1188. uint64_t dma2_enb:1;
  1189. uint64_t dma3_enb:1;
  1190. uint64_t dma4_enb:1;
  1191. uint64_t reserved_39_63:25;
  1192. #endif
  1193. } cn56xxp1;
  1194. };
  1195. union cvmx_npei_dma_pcie_req_num {
  1196. uint64_t u64;
  1197. struct cvmx_npei_dma_pcie_req_num_s {
  1198. #ifdef __BIG_ENDIAN_BITFIELD
  1199. uint64_t dma_arb:1;
  1200. uint64_t reserved_53_62:10;
  1201. uint64_t pkt_cnt:5;
  1202. uint64_t reserved_45_47:3;
  1203. uint64_t dma4_cnt:5;
  1204. uint64_t reserved_37_39:3;
  1205. uint64_t dma3_cnt:5;
  1206. uint64_t reserved_29_31:3;
  1207. uint64_t dma2_cnt:5;
  1208. uint64_t reserved_21_23:3;
  1209. uint64_t dma1_cnt:5;
  1210. uint64_t reserved_13_15:3;
  1211. uint64_t dma0_cnt:5;
  1212. uint64_t reserved_5_7:3;
  1213. uint64_t dma_cnt:5;
  1214. #else
  1215. uint64_t dma_cnt:5;
  1216. uint64_t reserved_5_7:3;
  1217. uint64_t dma0_cnt:5;
  1218. uint64_t reserved_13_15:3;
  1219. uint64_t dma1_cnt:5;
  1220. uint64_t reserved_21_23:3;
  1221. uint64_t dma2_cnt:5;
  1222. uint64_t reserved_29_31:3;
  1223. uint64_t dma3_cnt:5;
  1224. uint64_t reserved_37_39:3;
  1225. uint64_t dma4_cnt:5;
  1226. uint64_t reserved_45_47:3;
  1227. uint64_t pkt_cnt:5;
  1228. uint64_t reserved_53_62:10;
  1229. uint64_t dma_arb:1;
  1230. #endif
  1231. } s;
  1232. struct cvmx_npei_dma_pcie_req_num_s cn52xx;
  1233. struct cvmx_npei_dma_pcie_req_num_s cn56xx;
  1234. };
  1235. union cvmx_npei_dma_state1 {
  1236. uint64_t u64;
  1237. struct cvmx_npei_dma_state1_s {
  1238. #ifdef __BIG_ENDIAN_BITFIELD
  1239. uint64_t reserved_40_63:24;
  1240. uint64_t d4_dwe:8;
  1241. uint64_t d3_dwe:8;
  1242. uint64_t d2_dwe:8;
  1243. uint64_t d1_dwe:8;
  1244. uint64_t d0_dwe:8;
  1245. #else
  1246. uint64_t d0_dwe:8;
  1247. uint64_t d1_dwe:8;
  1248. uint64_t d2_dwe:8;
  1249. uint64_t d3_dwe:8;
  1250. uint64_t d4_dwe:8;
  1251. uint64_t reserved_40_63:24;
  1252. #endif
  1253. } s;
  1254. struct cvmx_npei_dma_state1_s cn52xx;
  1255. };
  1256. union cvmx_npei_dma_state1_p1 {
  1257. uint64_t u64;
  1258. struct cvmx_npei_dma_state1_p1_s {
  1259. #ifdef __BIG_ENDIAN_BITFIELD
  1260. uint64_t reserved_60_63:4;
  1261. uint64_t d0_difst:7;
  1262. uint64_t d1_difst:7;
  1263. uint64_t d2_difst:7;
  1264. uint64_t d3_difst:7;
  1265. uint64_t d4_difst:7;
  1266. uint64_t d0_reqst:5;
  1267. uint64_t d1_reqst:5;
  1268. uint64_t d2_reqst:5;
  1269. uint64_t d3_reqst:5;
  1270. uint64_t d4_reqst:5;
  1271. #else
  1272. uint64_t d4_reqst:5;
  1273. uint64_t d3_reqst:5;
  1274. uint64_t d2_reqst:5;
  1275. uint64_t d1_reqst:5;
  1276. uint64_t d0_reqst:5;
  1277. uint64_t d4_difst:7;
  1278. uint64_t d3_difst:7;
  1279. uint64_t d2_difst:7;
  1280. uint64_t d1_difst:7;
  1281. uint64_t d0_difst:7;
  1282. uint64_t reserved_60_63:4;
  1283. #endif
  1284. } s;
  1285. struct cvmx_npei_dma_state1_p1_cn52xxp1 {
  1286. #ifdef __BIG_ENDIAN_BITFIELD
  1287. uint64_t reserved_60_63:4;
  1288. uint64_t d0_difst:7;
  1289. uint64_t d1_difst:7;
  1290. uint64_t d2_difst:7;
  1291. uint64_t d3_difst:7;
  1292. uint64_t reserved_25_31:7;
  1293. uint64_t d0_reqst:5;
  1294. uint64_t d1_reqst:5;
  1295. uint64_t d2_reqst:5;
  1296. uint64_t d3_reqst:5;
  1297. uint64_t reserved_0_4:5;
  1298. #else
  1299. uint64_t reserved_0_4:5;
  1300. uint64_t d3_reqst:5;
  1301. uint64_t d2_reqst:5;
  1302. uint64_t d1_reqst:5;
  1303. uint64_t d0_reqst:5;
  1304. uint64_t reserved_25_31:7;
  1305. uint64_t d3_difst:7;
  1306. uint64_t d2_difst:7;
  1307. uint64_t d1_difst:7;
  1308. uint64_t d0_difst:7;
  1309. uint64_t reserved_60_63:4;
  1310. #endif
  1311. } cn52xxp1;
  1312. struct cvmx_npei_dma_state1_p1_s cn56xxp1;
  1313. };
  1314. union cvmx_npei_dma_state2 {
  1315. uint64_t u64;
  1316. struct cvmx_npei_dma_state2_s {
  1317. #ifdef __BIG_ENDIAN_BITFIELD
  1318. uint64_t reserved_28_63:36;
  1319. uint64_t ndwe:4;
  1320. uint64_t reserved_21_23:3;
  1321. uint64_t ndre:5;
  1322. uint64_t reserved_10_15:6;
  1323. uint64_t prd:10;
  1324. #else
  1325. uint64_t prd:10;
  1326. uint64_t reserved_10_15:6;
  1327. uint64_t ndre:5;
  1328. uint64_t reserved_21_23:3;
  1329. uint64_t ndwe:4;
  1330. uint64_t reserved_28_63:36;
  1331. #endif
  1332. } s;
  1333. struct cvmx_npei_dma_state2_s cn52xx;
  1334. };
  1335. union cvmx_npei_dma_state2_p1 {
  1336. uint64_t u64;
  1337. struct cvmx_npei_dma_state2_p1_s {
  1338. #ifdef __BIG_ENDIAN_BITFIELD
  1339. uint64_t reserved_45_63:19;
  1340. uint64_t d0_dffst:9;
  1341. uint64_t d1_dffst:9;
  1342. uint64_t d2_dffst:9;
  1343. uint64_t d3_dffst:9;
  1344. uint64_t d4_dffst:9;
  1345. #else
  1346. uint64_t d4_dffst:9;
  1347. uint64_t d3_dffst:9;
  1348. uint64_t d2_dffst:9;
  1349. uint64_t d1_dffst:9;
  1350. uint64_t d0_dffst:9;
  1351. uint64_t reserved_45_63:19;
  1352. #endif
  1353. } s;
  1354. struct cvmx_npei_dma_state2_p1_cn52xxp1 {
  1355. #ifdef __BIG_ENDIAN_BITFIELD
  1356. uint64_t reserved_45_63:19;
  1357. uint64_t d0_dffst:9;
  1358. uint64_t d1_dffst:9;
  1359. uint64_t d2_dffst:9;
  1360. uint64_t d3_dffst:9;
  1361. uint64_t reserved_0_8:9;
  1362. #else
  1363. uint64_t reserved_0_8:9;
  1364. uint64_t d3_dffst:9;
  1365. uint64_t d2_dffst:9;
  1366. uint64_t d1_dffst:9;
  1367. uint64_t d0_dffst:9;
  1368. uint64_t reserved_45_63:19;
  1369. #endif
  1370. } cn52xxp1;
  1371. struct cvmx_npei_dma_state2_p1_s cn56xxp1;
  1372. };
  1373. union cvmx_npei_dma_state3_p1 {
  1374. uint64_t u64;
  1375. struct cvmx_npei_dma_state3_p1_s {
  1376. #ifdef __BIG_ENDIAN_BITFIELD
  1377. uint64_t reserved_60_63:4;
  1378. uint64_t d0_drest:15;
  1379. uint64_t d1_drest:15;
  1380. uint64_t d2_drest:15;
  1381. uint64_t d3_drest:15;
  1382. #else
  1383. uint64_t d3_drest:15;
  1384. uint64_t d2_drest:15;
  1385. uint64_t d1_drest:15;
  1386. uint64_t d0_drest:15;
  1387. uint64_t reserved_60_63:4;
  1388. #endif
  1389. } s;
  1390. struct cvmx_npei_dma_state3_p1_s cn52xxp1;
  1391. struct cvmx_npei_dma_state3_p1_s cn56xxp1;
  1392. };
  1393. union cvmx_npei_dma_state4_p1 {
  1394. uint64_t u64;
  1395. struct cvmx_npei_dma_state4_p1_s {
  1396. #ifdef __BIG_ENDIAN_BITFIELD
  1397. uint64_t reserved_52_63:12;
  1398. uint64_t d0_dwest:13;
  1399. uint64_t d1_dwest:13;
  1400. uint64_t d2_dwest:13;
  1401. uint64_t d3_dwest:13;
  1402. #else
  1403. uint64_t d3_dwest:13;
  1404. uint64_t d2_dwest:13;
  1405. uint64_t d1_dwest:13;
  1406. uint64_t d0_dwest:13;
  1407. uint64_t reserved_52_63:12;
  1408. #endif
  1409. } s;
  1410. struct cvmx_npei_dma_state4_p1_s cn52xxp1;
  1411. struct cvmx_npei_dma_state4_p1_s cn56xxp1;
  1412. };
  1413. union cvmx_npei_dma_state5_p1 {
  1414. uint64_t u64;
  1415. struct cvmx_npei_dma_state5_p1_s {
  1416. #ifdef __BIG_ENDIAN_BITFIELD
  1417. uint64_t reserved_28_63:36;
  1418. uint64_t d4_drest:15;
  1419. uint64_t d4_dwest:13;
  1420. #else
  1421. uint64_t d4_dwest:13;
  1422. uint64_t d4_drest:15;
  1423. uint64_t reserved_28_63:36;
  1424. #endif
  1425. } s;
  1426. struct cvmx_npei_dma_state5_p1_s cn56xxp1;
  1427. };
  1428. union cvmx_npei_int_a_enb {
  1429. uint64_t u64;
  1430. struct cvmx_npei_int_a_enb_s {
  1431. #ifdef __BIG_ENDIAN_BITFIELD
  1432. uint64_t reserved_10_63:54;
  1433. uint64_t pout_err:1;
  1434. uint64_t pin_bp:1;
  1435. uint64_t p1_rdlk:1;
  1436. uint64_t p0_rdlk:1;
  1437. uint64_t pgl_err:1;
  1438. uint64_t pdi_err:1;
  1439. uint64_t pop_err:1;
  1440. uint64_t pins_err:1;
  1441. uint64_t dma1_cpl:1;
  1442. uint64_t dma0_cpl:1;
  1443. #else
  1444. uint64_t dma0_cpl:1;
  1445. uint64_t dma1_cpl:1;
  1446. uint64_t pins_err:1;
  1447. uint64_t pop_err:1;
  1448. uint64_t pdi_err:1;
  1449. uint64_t pgl_err:1;
  1450. uint64_t p0_rdlk:1;
  1451. uint64_t p1_rdlk:1;
  1452. uint64_t pin_bp:1;
  1453. uint64_t pout_err:1;
  1454. uint64_t reserved_10_63:54;
  1455. #endif
  1456. } s;
  1457. struct cvmx_npei_int_a_enb_s cn52xx;
  1458. struct cvmx_npei_int_a_enb_cn52xxp1 {
  1459. #ifdef __BIG_ENDIAN_BITFIELD
  1460. uint64_t reserved_2_63:62;
  1461. uint64_t dma1_cpl:1;
  1462. uint64_t dma0_cpl:1;
  1463. #else
  1464. uint64_t dma0_cpl:1;
  1465. uint64_t dma1_cpl:1;
  1466. uint64_t reserved_2_63:62;
  1467. #endif
  1468. } cn52xxp1;
  1469. struct cvmx_npei_int_a_enb_s cn56xx;
  1470. };
  1471. union cvmx_npei_int_a_enb2 {
  1472. uint64_t u64;
  1473. struct cvmx_npei_int_a_enb2_s {
  1474. #ifdef __BIG_ENDIAN_BITFIELD
  1475. uint64_t reserved_10_63:54;
  1476. uint64_t pout_err:1;
  1477. uint64_t pin_bp:1;
  1478. uint64_t p1_rdlk:1;
  1479. uint64_t p0_rdlk:1;
  1480. uint64_t pgl_err:1;
  1481. uint64_t pdi_err:1;
  1482. uint64_t pop_err:1;
  1483. uint64_t pins_err:1;
  1484. uint64_t dma1_cpl:1;
  1485. uint64_t dma0_cpl:1;
  1486. #else
  1487. uint64_t dma0_cpl:1;
  1488. uint64_t dma1_cpl:1;
  1489. uint64_t pins_err:1;
  1490. uint64_t pop_err:1;
  1491. uint64_t pdi_err:1;
  1492. uint64_t pgl_err:1;
  1493. uint64_t p0_rdlk:1;
  1494. uint64_t p1_rdlk:1;
  1495. uint64_t pin_bp:1;
  1496. uint64_t pout_err:1;
  1497. uint64_t reserved_10_63:54;
  1498. #endif
  1499. } s;
  1500. struct cvmx_npei_int_a_enb2_s cn52xx;
  1501. struct cvmx_npei_int_a_enb2_cn52xxp1 {
  1502. #ifdef __BIG_ENDIAN_BITFIELD
  1503. uint64_t reserved_2_63:62;
  1504. uint64_t dma1_cpl:1;
  1505. uint64_t dma0_cpl:1;
  1506. #else
  1507. uint64_t dma0_cpl:1;
  1508. uint64_t dma1_cpl:1;
  1509. uint64_t reserved_2_63:62;
  1510. #endif
  1511. } cn52xxp1;
  1512. struct cvmx_npei_int_a_enb2_s cn56xx;
  1513. };
  1514. union cvmx_npei_int_a_sum {
  1515. uint64_t u64;
  1516. struct cvmx_npei_int_a_sum_s {
  1517. #ifdef __BIG_ENDIAN_BITFIELD
  1518. uint64_t reserved_10_63:54;
  1519. uint64_t pout_err:1;
  1520. uint64_t pin_bp:1;
  1521. uint64_t p1_rdlk:1;
  1522. uint64_t p0_rdlk:1;
  1523. uint64_t pgl_err:1;
  1524. uint64_t pdi_err:1;
  1525. uint64_t pop_err:1;
  1526. uint64_t pins_err:1;
  1527. uint64_t dma1_cpl:1;
  1528. uint64_t dma0_cpl:1;
  1529. #else
  1530. uint64_t dma0_cpl:1;
  1531. uint64_t dma1_cpl:1;
  1532. uint64_t pins_err:1;
  1533. uint64_t pop_err:1;
  1534. uint64_t pdi_err:1;
  1535. uint64_t pgl_err:1;
  1536. uint64_t p0_rdlk:1;
  1537. uint64_t p1_rdlk:1;
  1538. uint64_t pin_bp:1;
  1539. uint64_t pout_err:1;
  1540. uint64_t reserved_10_63:54;
  1541. #endif
  1542. } s;
  1543. struct cvmx_npei_int_a_sum_s cn52xx;
  1544. struct cvmx_npei_int_a_sum_cn52xxp1 {
  1545. #ifdef __BIG_ENDIAN_BITFIELD
  1546. uint64_t reserved_2_63:62;
  1547. uint64_t dma1_cpl:1;
  1548. uint64_t dma0_cpl:1;
  1549. #else
  1550. uint64_t dma0_cpl:1;
  1551. uint64_t dma1_cpl:1;
  1552. uint64_t reserved_2_63:62;
  1553. #endif
  1554. } cn52xxp1;
  1555. struct cvmx_npei_int_a_sum_s cn56xx;
  1556. };
  1557. union cvmx_npei_int_enb {
  1558. uint64_t u64;
  1559. struct cvmx_npei_int_enb_s {
  1560. #ifdef __BIG_ENDIAN_BITFIELD
  1561. uint64_t mio_inta:1;
  1562. uint64_t reserved_62_62:1;
  1563. uint64_t int_a:1;
  1564. uint64_t c1_ldwn:1;
  1565. uint64_t c0_ldwn:1;
  1566. uint64_t c1_exc:1;
  1567. uint64_t c0_exc:1;
  1568. uint64_t c1_up_wf:1;
  1569. uint64_t c0_up_wf:1;
  1570. uint64_t c1_un_wf:1;
  1571. uint64_t c0_un_wf:1;
  1572. uint64_t c1_un_bx:1;
  1573. uint64_t c1_un_wi:1;
  1574. uint64_t c1_un_b2:1;
  1575. uint64_t c1_un_b1:1;
  1576. uint64_t c1_un_b0:1;
  1577. uint64_t c1_up_bx:1;
  1578. uint64_t c1_up_wi:1;
  1579. uint64_t c1_up_b2:1;
  1580. uint64_t c1_up_b1:1;
  1581. uint64_t c1_up_b0:1;
  1582. uint64_t c0_un_bx:1;
  1583. uint64_t c0_un_wi:1;
  1584. uint64_t c0_un_b2:1;
  1585. uint64_t c0_un_b1:1;
  1586. uint64_t c0_un_b0:1;
  1587. uint64_t c0_up_bx:1;
  1588. uint64_t c0_up_wi:1;
  1589. uint64_t c0_up_b2:1;
  1590. uint64_t c0_up_b1:1;
  1591. uint64_t c0_up_b0:1;
  1592. uint64_t c1_hpint:1;
  1593. uint64_t c1_pmei:1;
  1594. uint64_t c1_wake:1;
  1595. uint64_t crs1_dr:1;
  1596. uint64_t c1_se:1;
  1597. uint64_t crs1_er:1;
  1598. uint64_t c1_aeri:1;
  1599. uint64_t c0_hpint:1;
  1600. uint64_t c0_pmei:1;
  1601. uint64_t c0_wake:1;
  1602. uint64_t crs0_dr:1;
  1603. uint64_t c0_se:1;
  1604. uint64_t crs0_er:1;
  1605. uint64_t c0_aeri:1;
  1606. uint64_t ptime:1;
  1607. uint64_t pcnt:1;
  1608. uint64_t pidbof:1;
  1609. uint64_t psldbof:1;
  1610. uint64_t dtime1:1;
  1611. uint64_t dtime0:1;
  1612. uint64_t dcnt1:1;
  1613. uint64_t dcnt0:1;
  1614. uint64_t dma1fi:1;
  1615. uint64_t dma0fi:1;
  1616. uint64_t dma4dbo:1;
  1617. uint64_t dma3dbo:1;
  1618. uint64_t dma2dbo:1;
  1619. uint64_t dma1dbo:1;
  1620. uint64_t dma0dbo:1;
  1621. uint64_t iob2big:1;
  1622. uint64_t bar0_to:1;
  1623. uint64_t rml_wto:1;
  1624. uint64_t rml_rto:1;
  1625. #else
  1626. uint64_t rml_rto:1;
  1627. uint64_t rml_wto:1;
  1628. uint64_t bar0_to:1;
  1629. uint64_t iob2big:1;
  1630. uint64_t dma0dbo:1;
  1631. uint64_t dma1dbo:1;
  1632. uint64_t dma2dbo:1;
  1633. uint64_t dma3dbo:1;
  1634. uint64_t dma4dbo:1;
  1635. uint64_t dma0fi:1;
  1636. uint64_t dma1fi:1;
  1637. uint64_t dcnt0:1;
  1638. uint64_t dcnt1:1;
  1639. uint64_t dtime0:1;
  1640. uint64_t dtime1:1;
  1641. uint64_t psldbof:1;
  1642. uint64_t pidbof:1;
  1643. uint64_t pcnt:1;
  1644. uint64_t ptime:1;
  1645. uint64_t c0_aeri:1;
  1646. uint64_t crs0_er:1;
  1647. uint64_t c0_se:1;
  1648. uint64_t crs0_dr:1;
  1649. uint64_t c0_wake:1;
  1650. uint64_t c0_pmei:1;
  1651. uint64_t c0_hpint:1;
  1652. uint64_t c1_aeri:1;
  1653. uint64_t crs1_er:1;
  1654. uint64_t c1_se:1;
  1655. uint64_t crs1_dr:1;
  1656. uint64_t c1_wake:1;
  1657. uint64_t c1_pmei:1;
  1658. uint64_t c1_hpint:1;
  1659. uint64_t c0_up_b0:1;
  1660. uint64_t c0_up_b1:1;
  1661. uint64_t c0_up_b2:1;
  1662. uint64_t c0_up_wi:1;
  1663. uint64_t c0_up_bx:1;
  1664. uint64_t c0_un_b0:1;
  1665. uint64_t c0_un_b1:1;
  1666. uint64_t c0_un_b2:1;
  1667. uint64_t c0_un_wi:1;
  1668. uint64_t c0_un_bx:1;
  1669. uint64_t c1_up_b0:1;
  1670. uint64_t c1_up_b1:1;
  1671. uint64_t c1_up_b2:1;
  1672. uint64_t c1_up_wi:1;
  1673. uint64_t c1_up_bx:1;
  1674. uint64_t c1_un_b0:1;
  1675. uint64_t c1_un_b1:1;
  1676. uint64_t c1_un_b2:1;
  1677. uint64_t c1_un_wi:1;
  1678. uint64_t c1_un_bx:1;
  1679. uint64_t c0_un_wf:1;
  1680. uint64_t c1_un_wf:1;
  1681. uint64_t c0_up_wf:1;
  1682. uint64_t c1_up_wf:1;
  1683. uint64_t c0_exc:1;
  1684. uint64_t c1_exc:1;
  1685. uint64_t c0_ldwn:1;
  1686. uint64_t c1_ldwn:1;
  1687. uint64_t int_a:1;
  1688. uint64_t reserved_62_62:1;
  1689. uint64_t mio_inta:1;
  1690. #endif
  1691. } s;
  1692. struct cvmx_npei_int_enb_s cn52xx;
  1693. struct cvmx_npei_int_enb_cn52xxp1 {
  1694. #ifdef __BIG_ENDIAN_BITFIELD
  1695. uint64_t mio_inta:1;
  1696. uint64_t reserved_62_62:1;
  1697. uint64_t int_a:1;
  1698. uint64_t c1_ldwn:1;
  1699. uint64_t c0_ldwn:1;
  1700. uint64_t c1_exc:1;
  1701. uint64_t c0_exc:1;
  1702. uint64_t c1_up_wf:1;
  1703. uint64_t c0_up_wf:1;
  1704. uint64_t c1_un_wf:1;
  1705. uint64_t c0_un_wf:1;
  1706. uint64_t c1_un_bx:1;
  1707. uint64_t c1_un_wi:1;
  1708. uint64_t c1_un_b2:1;
  1709. uint64_t c1_un_b1:1;
  1710. uint64_t c1_un_b0:1;
  1711. uint64_t c1_up_bx:1;
  1712. uint64_t c1_up_wi:1;
  1713. uint64_t c1_up_b2:1;
  1714. uint64_t c1_up_b1:1;
  1715. uint64_t c1_up_b0:1;
  1716. uint64_t c0_un_bx:1;
  1717. uint64_t c0_un_wi:1;
  1718. uint64_t c0_un_b2:1;
  1719. uint64_t c0_un_b1:1;
  1720. uint64_t c0_un_b0:1;
  1721. uint64_t c0_up_bx:1;
  1722. uint64_t c0_up_wi:1;
  1723. uint64_t c0_up_b2:1;
  1724. uint64_t c0_up_b1:1;
  1725. uint64_t c0_up_b0:1;
  1726. uint64_t c1_hpint:1;
  1727. uint64_t c1_pmei:1;
  1728. uint64_t c1_wake:1;
  1729. uint64_t crs1_dr:1;
  1730. uint64_t c1_se:1;
  1731. uint64_t crs1_er:1;
  1732. uint64_t c1_aeri:1;
  1733. uint64_t c0_hpint:1;
  1734. uint64_t c0_pmei:1;
  1735. uint64_t c0_wake:1;
  1736. uint64_t crs0_dr:1;
  1737. uint64_t c0_se:1;
  1738. uint64_t crs0_er:1;
  1739. uint64_t c0_aeri:1;
  1740. uint64_t ptime:1;
  1741. uint64_t pcnt:1;
  1742. uint64_t pidbof:1;
  1743. uint64_t psldbof:1;
  1744. uint64_t dtime1:1;
  1745. uint64_t dtime0:1;
  1746. uint64_t dcnt1:1;
  1747. uint64_t dcnt0:1;
  1748. uint64_t dma1fi:1;
  1749. uint64_t dma0fi:1;
  1750. uint64_t reserved_8_8:1;
  1751. uint64_t dma3dbo:1;
  1752. uint64_t dma2dbo:1;
  1753. uint64_t dma1dbo:1;
  1754. uint64_t dma0dbo:1;
  1755. uint64_t iob2big:1;
  1756. uint64_t bar0_to:1;
  1757. uint64_t rml_wto:1;
  1758. uint64_t rml_rto:1;
  1759. #else
  1760. uint64_t rml_rto:1;
  1761. uint64_t rml_wto:1;
  1762. uint64_t bar0_to:1;
  1763. uint64_t iob2big:1;
  1764. uint64_t dma0dbo:1;
  1765. uint64_t dma1dbo:1;
  1766. uint64_t dma2dbo:1;
  1767. uint64_t dma3dbo:1;
  1768. uint64_t reserved_8_8:1;
  1769. uint64_t dma0fi:1;
  1770. uint64_t dma1fi:1;
  1771. uint64_t dcnt0:1;
  1772. uint64_t dcnt1:1;
  1773. uint64_t dtime0:1;
  1774. uint64_t dtime1:1;
  1775. uint64_t psldbof:1;
  1776. uint64_t pidbof:1;
  1777. uint64_t pcnt:1;
  1778. uint64_t ptime:1;
  1779. uint64_t c0_aeri:1;
  1780. uint64_t crs0_er:1;
  1781. uint64_t c0_se:1;
  1782. uint64_t crs0_dr:1;
  1783. uint64_t c0_wake:1;
  1784. uint64_t c0_pmei:1;
  1785. uint64_t c0_hpint:1;
  1786. uint64_t c1_aeri:1;
  1787. uint64_t crs1_er:1;
  1788. uint64_t c1_se:1;
  1789. uint64_t crs1_dr:1;
  1790. uint64_t c1_wake:1;
  1791. uint64_t c1_pmei:1;
  1792. uint64_t c1_hpint:1;
  1793. uint64_t c0_up_b0:1;
  1794. uint64_t c0_up_b1:1;
  1795. uint64_t c0_up_b2:1;
  1796. uint64_t c0_up_wi:1;
  1797. uint64_t c0_up_bx:1;
  1798. uint64_t c0_un_b0:1;
  1799. uint64_t c0_un_b1:1;
  1800. uint64_t c0_un_b2:1;
  1801. uint64_t c0_un_wi:1;
  1802. uint64_t c0_un_bx:1;
  1803. uint64_t c1_up_b0:1;
  1804. uint64_t c1_up_b1:1;
  1805. uint64_t c1_up_b2:1;
  1806. uint64_t c1_up_wi:1;
  1807. uint64_t c1_up_bx:1;
  1808. uint64_t c1_un_b0:1;
  1809. uint64_t c1_un_b1:1;
  1810. uint64_t c1_un_b2:1;
  1811. uint64_t c1_un_wi:1;
  1812. uint64_t c1_un_bx:1;
  1813. uint64_t c0_un_wf:1;
  1814. uint64_t c1_un_wf:1;
  1815. uint64_t c0_up_wf:1;
  1816. uint64_t c1_up_wf:1;
  1817. uint64_t c0_exc:1;
  1818. uint64_t c1_exc:1;
  1819. uint64_t c0_ldwn:1;
  1820. uint64_t c1_ldwn:1;
  1821. uint64_t int_a:1;
  1822. uint64_t reserved_62_62:1;
  1823. uint64_t mio_inta:1;
  1824. #endif
  1825. } cn52xxp1;
  1826. struct cvmx_npei_int_enb_s cn56xx;
  1827. struct cvmx_npei_int_enb_cn56xxp1 {
  1828. #ifdef __BIG_ENDIAN_BITFIELD
  1829. uint64_t mio_inta:1;
  1830. uint64_t reserved_61_62:2;
  1831. uint64_t c1_ldwn:1;
  1832. uint64_t c0_ldwn:1;
  1833. uint64_t c1_exc:1;
  1834. uint64_t c0_exc:1;
  1835. uint64_t c1_up_wf:1;
  1836. uint64_t c0_up_wf:1;
  1837. uint64_t c1_un_wf:1;
  1838. uint64_t c0_un_wf:1;
  1839. uint64_t c1_un_bx:1;
  1840. uint64_t c1_un_wi:1;
  1841. uint64_t c1_un_b2:1;
  1842. uint64_t c1_un_b1:1;
  1843. uint64_t c1_un_b0:1;
  1844. uint64_t c1_up_bx:1;
  1845. uint64_t c1_up_wi:1;
  1846. uint64_t c1_up_b2:1;
  1847. uint64_t c1_up_b1:1;
  1848. uint64_t c1_up_b0:1;
  1849. uint64_t c0_un_bx:1;
  1850. uint64_t c0_un_wi:1;
  1851. uint64_t c0_un_b2:1;
  1852. uint64_t c0_un_b1:1;
  1853. uint64_t c0_un_b0:1;
  1854. uint64_t c0_up_bx:1;
  1855. uint64_t c0_up_wi:1;
  1856. uint64_t c0_up_b2:1;
  1857. uint64_t c0_up_b1:1;
  1858. uint64_t c0_up_b0:1;
  1859. uint64_t c1_hpint:1;
  1860. uint64_t c1_pmei:1;
  1861. uint64_t c1_wake:1;
  1862. uint64_t reserved_29_29:1;
  1863. uint64_t c1_se:1;
  1864. uint64_t reserved_27_27:1;
  1865. uint64_t c1_aeri:1;
  1866. uint64_t c0_hpint:1;
  1867. uint64_t c0_pmei:1;
  1868. uint64_t c0_wake:1;
  1869. uint64_t reserved_22_22:1;
  1870. uint64_t c0_se:1;
  1871. uint64_t reserved_20_20:1;
  1872. uint64_t c0_aeri:1;
  1873. uint64_t ptime:1;
  1874. uint64_t pcnt:1;
  1875. uint64_t pidbof:1;
  1876. uint64_t psldbof:1;
  1877. uint64_t dtime1:1;
  1878. uint64_t dtime0:1;
  1879. uint64_t dcnt1:1;
  1880. uint64_t dcnt0:1;
  1881. uint64_t dma1fi:1;
  1882. uint64_t dma0fi:1;
  1883. uint64_t dma4dbo:1;
  1884. uint64_t dma3dbo:1;
  1885. uint64_t dma2dbo:1;
  1886. uint64_t dma1dbo:1;
  1887. uint64_t dma0dbo:1;
  1888. uint64_t iob2big:1;
  1889. uint64_t bar0_to:1;
  1890. uint64_t rml_wto:1;
  1891. uint64_t rml_rto:1;
  1892. #else
  1893. uint64_t rml_rto:1;
  1894. uint64_t rml_wto:1;
  1895. uint64_t bar0_to:1;
  1896. uint64_t iob2big:1;
  1897. uint64_t dma0dbo:1;
  1898. uint64_t dma1dbo:1;
  1899. uint64_t dma2dbo:1;
  1900. uint64_t dma3dbo:1;
  1901. uint64_t dma4dbo:1;
  1902. uint64_t dma0fi:1;
  1903. uint64_t dma1fi:1;
  1904. uint64_t dcnt0:1;
  1905. uint64_t dcnt1:1;
  1906. uint64_t dtime0:1;
  1907. uint64_t dtime1:1;
  1908. uint64_t psldbof:1;
  1909. uint64_t pidbof:1;
  1910. uint64_t pcnt:1;
  1911. uint64_t ptime:1;
  1912. uint64_t c0_aeri:1;
  1913. uint64_t reserved_20_20:1;
  1914. uint64_t c0_se:1;
  1915. uint64_t reserved_22_22:1;
  1916. uint64_t c0_wake:1;
  1917. uint64_t c0_pmei:1;
  1918. uint64_t c0_hpint:1;
  1919. uint64_t c1_aeri:1;
  1920. uint64_t reserved_27_27:1;
  1921. uint64_t c1_se:1;
  1922. uint64_t reserved_29_29:1;
  1923. uint64_t c1_wake:1;
  1924. uint64_t c1_pmei:1;
  1925. uint64_t c1_hpint:1;
  1926. uint64_t c0_up_b0:1;
  1927. uint64_t c0_up_b1:1;
  1928. uint64_t c0_up_b2:1;
  1929. uint64_t c0_up_wi:1;
  1930. uint64_t c0_up_bx:1;
  1931. uint64_t c0_un_b0:1;
  1932. uint64_t c0_un_b1:1;
  1933. uint64_t c0_un_b2:1;
  1934. uint64_t c0_un_wi:1;
  1935. uint64_t c0_un_bx:1;
  1936. uint64_t c1_up_b0:1;
  1937. uint64_t c1_up_b1:1;
  1938. uint64_t c1_up_b2:1;
  1939. uint64_t c1_up_wi:1;
  1940. uint64_t c1_up_bx:1;
  1941. uint64_t c1_un_b0:1;
  1942. uint64_t c1_un_b1:1;
  1943. uint64_t c1_un_b2:1;
  1944. uint64_t c1_un_wi:1;
  1945. uint64_t c1_un_bx:1;
  1946. uint64_t c0_un_wf:1;
  1947. uint64_t c1_un_wf:1;
  1948. uint64_t c0_up_wf:1;
  1949. uint64_t c1_up_wf:1;
  1950. uint64_t c0_exc:1;
  1951. uint64_t c1_exc:1;
  1952. uint64_t c0_ldwn:1;
  1953. uint64_t c1_ldwn:1;
  1954. uint64_t reserved_61_62:2;
  1955. uint64_t mio_inta:1;
  1956. #endif
  1957. } cn56xxp1;
  1958. };
  1959. union cvmx_npei_int_enb2 {
  1960. uint64_t u64;
  1961. struct cvmx_npei_int_enb2_s {
  1962. #ifdef __BIG_ENDIAN_BITFIELD
  1963. uint64_t reserved_62_63:2;
  1964. uint64_t int_a:1;
  1965. uint64_t c1_ldwn:1;
  1966. uint64_t c0_ldwn:1;
  1967. uint64_t c1_exc:1;
  1968. uint64_t c0_exc:1;
  1969. uint64_t c1_up_wf:1;
  1970. uint64_t c0_up_wf:1;
  1971. uint64_t c1_un_wf:1;
  1972. uint64_t c0_un_wf:1;
  1973. uint64_t c1_un_bx:1;
  1974. uint64_t c1_un_wi:1;
  1975. uint64_t c1_un_b2:1;
  1976. uint64_t c1_un_b1:1;
  1977. uint64_t c1_un_b0:1;
  1978. uint64_t c1_up_bx:1;
  1979. uint64_t c1_up_wi:1;
  1980. uint64_t c1_up_b2:1;
  1981. uint64_t c1_up_b1:1;
  1982. uint64_t c1_up_b0:1;
  1983. uint64_t c0_un_bx:1;
  1984. uint64_t c0_un_wi:1;
  1985. uint64_t c0_un_b2:1;
  1986. uint64_t c0_un_b1:1;
  1987. uint64_t c0_un_b0:1;
  1988. uint64_t c0_up_bx:1;
  1989. uint64_t c0_up_wi:1;
  1990. uint64_t c0_up_b2:1;
  1991. uint64_t c0_up_b1:1;
  1992. uint64_t c0_up_b0:1;
  1993. uint64_t c1_hpint:1;
  1994. uint64_t c1_pmei:1;
  1995. uint64_t c1_wake:1;
  1996. uint64_t crs1_dr:1;
  1997. uint64_t c1_se:1;
  1998. uint64_t crs1_er:1;
  1999. uint64_t c1_aeri:1;
  2000. uint64_t c0_hpint:1;
  2001. uint64_t c0_pmei:1;
  2002. uint64_t c0_wake:1;
  2003. uint64_t crs0_dr:1;
  2004. uint64_t c0_se:1;
  2005. uint64_t crs0_er:1;
  2006. uint64_t c0_aeri:1;
  2007. uint64_t ptime:1;
  2008. uint64_t pcnt:1;
  2009. uint64_t pidbof:1;
  2010. uint64_t psldbof:1;
  2011. uint64_t dtime1:1;
  2012. uint64_t dtime0:1;
  2013. uint64_t dcnt1:1;
  2014. uint64_t dcnt0:1;
  2015. uint64_t dma1fi:1;
  2016. uint64_t dma0fi:1;
  2017. uint64_t dma4dbo:1;
  2018. uint64_t dma3dbo:1;
  2019. uint64_t dma2dbo:1;
  2020. uint64_t dma1dbo:1;
  2021. uint64_t dma0dbo:1;
  2022. uint64_t iob2big:1;
  2023. uint64_t bar0_to:1;
  2024. uint64_t rml_wto:1;
  2025. uint64_t rml_rto:1;
  2026. #else
  2027. uint64_t rml_rto:1;
  2028. uint64_t rml_wto:1;
  2029. uint64_t bar0_to:1;
  2030. uint64_t iob2big:1;
  2031. uint64_t dma0dbo:1;
  2032. uint64_t dma1dbo:1;
  2033. uint64_t dma2dbo:1;
  2034. uint64_t dma3dbo:1;
  2035. uint64_t dma4dbo:1;
  2036. uint64_t dma0fi:1;
  2037. uint64_t dma1fi:1;
  2038. uint64_t dcnt0:1;
  2039. uint64_t dcnt1:1;
  2040. uint64_t dtime0:1;
  2041. uint64_t dtime1:1;
  2042. uint64_t psldbof:1;
  2043. uint64_t pidbof:1;
  2044. uint64_t pcnt:1;
  2045. uint64_t ptime:1;
  2046. uint64_t c0_aeri:1;
  2047. uint64_t crs0_er:1;
  2048. uint64_t c0_se:1;
  2049. uint64_t crs0_dr:1;
  2050. uint64_t c0_wake:1;
  2051. uint64_t c0_pmei:1;
  2052. uint64_t c0_hpint:1;
  2053. uint64_t c1_aeri:1;
  2054. uint64_t crs1_er:1;
  2055. uint64_t c1_se:1;
  2056. uint64_t crs1_dr:1;
  2057. uint64_t c1_wake:1;
  2058. uint64_t c1_pmei:1;
  2059. uint64_t c1_hpint:1;
  2060. uint64_t c0_up_b0:1;
  2061. uint64_t c0_up_b1:1;
  2062. uint64_t c0_up_b2:1;
  2063. uint64_t c0_up_wi:1;
  2064. uint64_t c0_up_bx:1;
  2065. uint64_t c0_un_b0:1;
  2066. uint64_t c0_un_b1:1;
  2067. uint64_t c0_un_b2:1;
  2068. uint64_t c0_un_wi:1;
  2069. uint64_t c0_un_bx:1;
  2070. uint64_t c1_up_b0:1;
  2071. uint64_t c1_up_b1:1;
  2072. uint64_t c1_up_b2:1;
  2073. uint64_t c1_up_wi:1;
  2074. uint64_t c1_up_bx:1;
  2075. uint64_t c1_un_b0:1;
  2076. uint64_t c1_un_b1:1;
  2077. uint64_t c1_un_b2:1;
  2078. uint64_t c1_un_wi:1;
  2079. uint64_t c1_un_bx:1;
  2080. uint64_t c0_un_wf:1;
  2081. uint64_t c1_un_wf:1;
  2082. uint64_t c0_up_wf:1;
  2083. uint64_t c1_up_wf:1;
  2084. uint64_t c0_exc:1;
  2085. uint64_t c1_exc:1;
  2086. uint64_t c0_ldwn:1;
  2087. uint64_t c1_ldwn:1;
  2088. uint64_t int_a:1;
  2089. uint64_t reserved_62_63:2;
  2090. #endif
  2091. } s;
  2092. struct cvmx_npei_int_enb2_s cn52xx;
  2093. struct cvmx_npei_int_enb2_cn52xxp1 {
  2094. #ifdef __BIG_ENDIAN_BITFIELD
  2095. uint64_t reserved_62_63:2;
  2096. uint64_t int_a:1;
  2097. uint64_t c1_ldwn:1;
  2098. uint64_t c0_ldwn:1;
  2099. uint64_t c1_exc:1;
  2100. uint64_t c0_exc:1;
  2101. uint64_t c1_up_wf:1;
  2102. uint64_t c0_up_wf:1;
  2103. uint64_t c1_un_wf:1;
  2104. uint64_t c0_un_wf:1;
  2105. uint64_t c1_un_bx:1;
  2106. uint64_t c1_un_wi:1;
  2107. uint64_t c1_un_b2:1;
  2108. uint64_t c1_un_b1:1;
  2109. uint64_t c1_un_b0:1;
  2110. uint64_t c1_up_bx:1;
  2111. uint64_t c1_up_wi:1;
  2112. uint64_t c1_up_b2:1;
  2113. uint64_t c1_up_b1:1;
  2114. uint64_t c1_up_b0:1;
  2115. uint64_t c0_un_bx:1;
  2116. uint64_t c0_un_wi:1;
  2117. uint64_t c0_un_b2:1;
  2118. uint64_t c0_un_b1:1;
  2119. uint64_t c0_un_b0:1;
  2120. uint64_t c0_up_bx:1;
  2121. uint64_t c0_up_wi:1;
  2122. uint64_t c0_up_b2:1;
  2123. uint64_t c0_up_b1:1;
  2124. uint64_t c0_up_b0:1;
  2125. uint64_t c1_hpint:1;
  2126. uint64_t c1_pmei:1;
  2127. uint64_t c1_wake:1;
  2128. uint64_t crs1_dr:1;
  2129. uint64_t c1_se:1;
  2130. uint64_t crs1_er:1;
  2131. uint64_t c1_aeri:1;
  2132. uint64_t c0_hpint:1;
  2133. uint64_t c0_pmei:1;
  2134. uint64_t c0_wake:1;
  2135. uint64_t crs0_dr:1;
  2136. uint64_t c0_se:1;
  2137. uint64_t crs0_er:1;
  2138. uint64_t c0_aeri:1;
  2139. uint64_t ptime:1;
  2140. uint64_t pcnt:1;
  2141. uint64_t pidbof:1;
  2142. uint64_t psldbof:1;
  2143. uint64_t dtime1:1;
  2144. uint64_t dtime0:1;
  2145. uint64_t dcnt1:1;
  2146. uint64_t dcnt0:1;
  2147. uint64_t dma1fi:1;
  2148. uint64_t dma0fi:1;
  2149. uint64_t reserved_8_8:1;
  2150. uint64_t dma3dbo:1;
  2151. uint64_t dma2dbo:1;
  2152. uint64_t dma1dbo:1;
  2153. uint64_t dma0dbo:1;
  2154. uint64_t iob2big:1;
  2155. uint64_t bar0_to:1;
  2156. uint64_t rml_wto:1;
  2157. uint64_t rml_rto:1;
  2158. #else
  2159. uint64_t rml_rto:1;
  2160. uint64_t rml_wto:1;
  2161. uint64_t bar0_to:1;
  2162. uint64_t iob2big:1;
  2163. uint64_t dma0dbo:1;
  2164. uint64_t dma1dbo:1;
  2165. uint64_t dma2dbo:1;
  2166. uint64_t dma3dbo:1;
  2167. uint64_t reserved_8_8:1;
  2168. uint64_t dma0fi:1;
  2169. uint64_t dma1fi:1;
  2170. uint64_t dcnt0:1;
  2171. uint64_t dcnt1:1;
  2172. uint64_t dtime0:1;
  2173. uint64_t dtime1:1;
  2174. uint64_t psldbof:1;
  2175. uint64_t pidbof:1;
  2176. uint64_t pcnt:1;
  2177. uint64_t ptime:1;
  2178. uint64_t c0_aeri:1;
  2179. uint64_t crs0_er:1;
  2180. uint64_t c0_se:1;
  2181. uint64_t crs0_dr:1;
  2182. uint64_t c0_wake:1;
  2183. uint64_t c0_pmei:1;
  2184. uint64_t c0_hpint:1;
  2185. uint64_t c1_aeri:1;
  2186. uint64_t crs1_er:1;
  2187. uint64_t c1_se:1;
  2188. uint64_t crs1_dr:1;
  2189. uint64_t c1_wake:1;
  2190. uint64_t c1_pmei:1;
  2191. uint64_t c1_hpint:1;
  2192. uint64_t c0_up_b0:1;
  2193. uint64_t c0_up_b1:1;
  2194. uint64_t c0_up_b2:1;
  2195. uint64_t c0_up_wi:1;
  2196. uint64_t c0_up_bx:1;
  2197. uint64_t c0_un_b0:1;
  2198. uint64_t c0_un_b1:1;
  2199. uint64_t c0_un_b2:1;
  2200. uint64_t c0_un_wi:1;
  2201. uint64_t c0_un_bx:1;
  2202. uint64_t c1_up_b0:1;
  2203. uint64_t c1_up_b1:1;
  2204. uint64_t c1_up_b2:1;
  2205. uint64_t c1_up_wi:1;
  2206. uint64_t c1_up_bx:1;
  2207. uint64_t c1_un_b0:1;
  2208. uint64_t c1_un_b1:1;
  2209. uint64_t c1_un_b2:1;
  2210. uint64_t c1_un_wi:1;
  2211. uint64_t c1_un_bx:1;
  2212. uint64_t c0_un_wf:1;
  2213. uint64_t c1_un_wf:1;
  2214. uint64_t c0_up_wf:1;
  2215. uint64_t c1_up_wf:1;
  2216. uint64_t c0_exc:1;
  2217. uint64_t c1_exc:1;
  2218. uint64_t c0_ldwn:1;
  2219. uint64_t c1_ldwn:1;
  2220. uint64_t int_a:1;
  2221. uint64_t reserved_62_63:2;
  2222. #endif
  2223. } cn52xxp1;
  2224. struct cvmx_npei_int_enb2_s cn56xx;
  2225. struct cvmx_npei_int_enb2_cn56xxp1 {
  2226. #ifdef __BIG_ENDIAN_BITFIELD
  2227. uint64_t reserved_61_63:3;
  2228. uint64_t c1_ldwn:1;
  2229. uint64_t c0_ldwn:1;
  2230. uint64_t c1_exc:1;
  2231. uint64_t c0_exc:1;
  2232. uint64_t c1_up_wf:1;
  2233. uint64_t c0_up_wf:1;
  2234. uint64_t c1_un_wf:1;
  2235. uint64_t c0_un_wf:1;
  2236. uint64_t c1_un_bx:1;
  2237. uint64_t c1_un_wi:1;
  2238. uint64_t c1_un_b2:1;
  2239. uint64_t c1_un_b1:1;
  2240. uint64_t c1_un_b0:1;
  2241. uint64_t c1_up_bx:1;
  2242. uint64_t c1_up_wi:1;
  2243. uint64_t c1_up_b2:1;
  2244. uint64_t c1_up_b1:1;
  2245. uint64_t c1_up_b0:1;
  2246. uint64_t c0_un_bx:1;
  2247. uint64_t c0_un_wi:1;
  2248. uint64_t c0_un_b2:1;
  2249. uint64_t c0_un_b1:1;
  2250. uint64_t c0_un_b0:1;
  2251. uint64_t c0_up_bx:1;
  2252. uint64_t c0_up_wi:1;
  2253. uint64_t c0_up_b2:1;
  2254. uint64_t c0_up_b1:1;
  2255. uint64_t c0_up_b0:1;
  2256. uint64_t c1_hpint:1;
  2257. uint64_t c1_pmei:1;
  2258. uint64_t c1_wake:1;
  2259. uint64_t reserved_29_29:1;
  2260. uint64_t c1_se:1;
  2261. uint64_t reserved_27_27:1;
  2262. uint64_t c1_aeri:1;
  2263. uint64_t c0_hpint:1;
  2264. uint64_t c0_pmei:1;
  2265. uint64_t c0_wake:1;
  2266. uint64_t reserved_22_22:1;
  2267. uint64_t c0_se:1;
  2268. uint64_t reserved_20_20:1;
  2269. uint64_t c0_aeri:1;
  2270. uint64_t ptime:1;
  2271. uint64_t pcnt:1;
  2272. uint64_t pidbof:1;
  2273. uint64_t psldbof:1;
  2274. uint64_t dtime1:1;
  2275. uint64_t dtime0:1;
  2276. uint64_t dcnt1:1;
  2277. uint64_t dcnt0:1;
  2278. uint64_t dma1fi:1;
  2279. uint64_t dma0fi:1;
  2280. uint64_t dma4dbo:1;
  2281. uint64_t dma3dbo:1;
  2282. uint64_t dma2dbo:1;
  2283. uint64_t dma1dbo:1;
  2284. uint64_t dma0dbo:1;
  2285. uint64_t iob2big:1;
  2286. uint64_t bar0_to:1;
  2287. uint64_t rml_wto:1;
  2288. uint64_t rml_rto:1;
  2289. #else
  2290. uint64_t rml_rto:1;
  2291. uint64_t rml_wto:1;
  2292. uint64_t bar0_to:1;
  2293. uint64_t iob2big:1;
  2294. uint64_t dma0dbo:1;
  2295. uint64_t dma1dbo:1;
  2296. uint64_t dma2dbo:1;
  2297. uint64_t dma3dbo:1;
  2298. uint64_t dma4dbo:1;
  2299. uint64_t dma0fi:1;
  2300. uint64_t dma1fi:1;
  2301. uint64_t dcnt0:1;
  2302. uint64_t dcnt1:1;
  2303. uint64_t dtime0:1;
  2304. uint64_t dtime1:1;
  2305. uint64_t psldbof:1;
  2306. uint64_t pidbof:1;
  2307. uint64_t pcnt:1;
  2308. uint64_t ptime:1;
  2309. uint64_t c0_aeri:1;
  2310. uint64_t reserved_20_20:1;
  2311. uint64_t c0_se:1;
  2312. uint64_t reserved_22_22:1;
  2313. uint64_t c0_wake:1;
  2314. uint64_t c0_pmei:1;
  2315. uint64_t c0_hpint:1;
  2316. uint64_t c1_aeri:1;
  2317. uint64_t reserved_27_27:1;
  2318. uint64_t c1_se:1;
  2319. uint64_t reserved_29_29:1;
  2320. uint64_t c1_wake:1;
  2321. uint64_t c1_pmei:1;
  2322. uint64_t c1_hpint:1;
  2323. uint64_t c0_up_b0:1;
  2324. uint64_t c0_up_b1:1;
  2325. uint64_t c0_up_b2:1;
  2326. uint64_t c0_up_wi:1;
  2327. uint64_t c0_up_bx:1;
  2328. uint64_t c0_un_b0:1;
  2329. uint64_t c0_un_b1:1;
  2330. uint64_t c0_un_b2:1;
  2331. uint64_t c0_un_wi:1;
  2332. uint64_t c0_un_bx:1;
  2333. uint64_t c1_up_b0:1;
  2334. uint64_t c1_up_b1:1;
  2335. uint64_t c1_up_b2:1;
  2336. uint64_t c1_up_wi:1;
  2337. uint64_t c1_up_bx:1;
  2338. uint64_t c1_un_b0:1;
  2339. uint64_t c1_un_b1:1;
  2340. uint64_t c1_un_b2:1;
  2341. uint64_t c1_un_wi:1;
  2342. uint64_t c1_un_bx:1;
  2343. uint64_t c0_un_wf:1;
  2344. uint64_t c1_un_wf:1;
  2345. uint64_t c0_up_wf:1;
  2346. uint64_t c1_up_wf:1;
  2347. uint64_t c0_exc:1;
  2348. uint64_t c1_exc:1;
  2349. uint64_t c0_ldwn:1;
  2350. uint64_t c1_ldwn:1;
  2351. uint64_t reserved_61_63:3;
  2352. #endif
  2353. } cn56xxp1;
  2354. };
  2355. union cvmx_npei_int_info {
  2356. uint64_t u64;
  2357. struct cvmx_npei_int_info_s {
  2358. #ifdef __BIG_ENDIAN_BITFIELD
  2359. uint64_t reserved_12_63:52;
  2360. uint64_t pidbof:6;
  2361. uint64_t psldbof:6;
  2362. #else
  2363. uint64_t psldbof:6;
  2364. uint64_t pidbof:6;
  2365. uint64_t reserved_12_63:52;
  2366. #endif
  2367. } s;
  2368. struct cvmx_npei_int_info_s cn52xx;
  2369. struct cvmx_npei_int_info_s cn56xx;
  2370. struct cvmx_npei_int_info_s cn56xxp1;
  2371. };
  2372. union cvmx_npei_int_sum {
  2373. uint64_t u64;
  2374. struct cvmx_npei_int_sum_s {
  2375. #ifdef __BIG_ENDIAN_BITFIELD
  2376. uint64_t mio_inta:1;
  2377. uint64_t reserved_62_62:1;
  2378. uint64_t int_a:1;
  2379. uint64_t c1_ldwn:1;
  2380. uint64_t c0_ldwn:1;
  2381. uint64_t c1_exc:1;
  2382. uint64_t c0_exc:1;
  2383. uint64_t c1_up_wf:1;
  2384. uint64_t c0_up_wf:1;
  2385. uint64_t c1_un_wf:1;
  2386. uint64_t c0_un_wf:1;
  2387. uint64_t c1_un_bx:1;
  2388. uint64_t c1_un_wi:1;
  2389. uint64_t c1_un_b2:1;
  2390. uint64_t c1_un_b1:1;
  2391. uint64_t c1_un_b0:1;
  2392. uint64_t c1_up_bx:1;
  2393. uint64_t c1_up_wi:1;
  2394. uint64_t c1_up_b2:1;
  2395. uint64_t c1_up_b1:1;
  2396. uint64_t c1_up_b0:1;
  2397. uint64_t c0_un_bx:1;
  2398. uint64_t c0_un_wi:1;
  2399. uint64_t c0_un_b2:1;
  2400. uint64_t c0_un_b1:1;
  2401. uint64_t c0_un_b0:1;
  2402. uint64_t c0_up_bx:1;
  2403. uint64_t c0_up_wi:1;
  2404. uint64_t c0_up_b2:1;
  2405. uint64_t c0_up_b1:1;
  2406. uint64_t c0_up_b0:1;
  2407. uint64_t c1_hpint:1;
  2408. uint64_t c1_pmei:1;
  2409. uint64_t c1_wake:1;
  2410. uint64_t crs1_dr:1;
  2411. uint64_t c1_se:1;
  2412. uint64_t crs1_er:1;
  2413. uint64_t c1_aeri:1;
  2414. uint64_t c0_hpint:1;
  2415. uint64_t c0_pmei:1;
  2416. uint64_t c0_wake:1;
  2417. uint64_t crs0_dr:1;
  2418. uint64_t c0_se:1;
  2419. uint64_t crs0_er:1;
  2420. uint64_t c0_aeri:1;
  2421. uint64_t ptime:1;
  2422. uint64_t pcnt:1;
  2423. uint64_t pidbof:1;
  2424. uint64_t psldbof:1;
  2425. uint64_t dtime1:1;
  2426. uint64_t dtime0:1;
  2427. uint64_t dcnt1:1;
  2428. uint64_t dcnt0:1;
  2429. uint64_t dma1fi:1;
  2430. uint64_t dma0fi:1;
  2431. uint64_t dma4dbo:1;
  2432. uint64_t dma3dbo:1;
  2433. uint64_t dma2dbo:1;
  2434. uint64_t dma1dbo:1;
  2435. uint64_t dma0dbo:1;
  2436. uint64_t iob2big:1;
  2437. uint64_t bar0_to:1;
  2438. uint64_t rml_wto:1;
  2439. uint64_t rml_rto:1;
  2440. #else
  2441. uint64_t rml_rto:1;
  2442. uint64_t rml_wto:1;
  2443. uint64_t bar0_to:1;
  2444. uint64_t iob2big:1;
  2445. uint64_t dma0dbo:1;
  2446. uint64_t dma1dbo:1;
  2447. uint64_t dma2dbo:1;
  2448. uint64_t dma3dbo:1;
  2449. uint64_t dma4dbo:1;
  2450. uint64_t dma0fi:1;
  2451. uint64_t dma1fi:1;
  2452. uint64_t dcnt0:1;
  2453. uint64_t dcnt1:1;
  2454. uint64_t dtime0:1;
  2455. uint64_t dtime1:1;
  2456. uint64_t psldbof:1;
  2457. uint64_t pidbof:1;
  2458. uint64_t pcnt:1;
  2459. uint64_t ptime:1;
  2460. uint64_t c0_aeri:1;
  2461. uint64_t crs0_er:1;
  2462. uint64_t c0_se:1;
  2463. uint64_t crs0_dr:1;
  2464. uint64_t c0_wake:1;
  2465. uint64_t c0_pmei:1;
  2466. uint64_t c0_hpint:1;
  2467. uint64_t c1_aeri:1;
  2468. uint64_t crs1_er:1;
  2469. uint64_t c1_se:1;
  2470. uint64_t crs1_dr:1;
  2471. uint64_t c1_wake:1;
  2472. uint64_t c1_pmei:1;
  2473. uint64_t c1_hpint:1;
  2474. uint64_t c0_up_b0:1;
  2475. uint64_t c0_up_b1:1;
  2476. uint64_t c0_up_b2:1;
  2477. uint64_t c0_up_wi:1;
  2478. uint64_t c0_up_bx:1;
  2479. uint64_t c0_un_b0:1;
  2480. uint64_t c0_un_b1:1;
  2481. uint64_t c0_un_b2:1;
  2482. uint64_t c0_un_wi:1;
  2483. uint64_t c0_un_bx:1;
  2484. uint64_t c1_up_b0:1;
  2485. uint64_t c1_up_b1:1;
  2486. uint64_t c1_up_b2:1;
  2487. uint64_t c1_up_wi:1;
  2488. uint64_t c1_up_bx:1;
  2489. uint64_t c1_un_b0:1;
  2490. uint64_t c1_un_b1:1;
  2491. uint64_t c1_un_b2:1;
  2492. uint64_t c1_un_wi:1;
  2493. uint64_t c1_un_bx:1;
  2494. uint64_t c0_un_wf:1;
  2495. uint64_t c1_un_wf:1;
  2496. uint64_t c0_up_wf:1;
  2497. uint64_t c1_up_wf:1;
  2498. uint64_t c0_exc:1;
  2499. uint64_t c1_exc:1;
  2500. uint64_t c0_ldwn:1;
  2501. uint64_t c1_ldwn:1;
  2502. uint64_t int_a:1;
  2503. uint64_t reserved_62_62:1;
  2504. uint64_t mio_inta:1;
  2505. #endif
  2506. } s;
  2507. struct cvmx_npei_int_sum_s cn52xx;
  2508. struct cvmx_npei_int_sum_cn52xxp1 {
  2509. #ifdef __BIG_ENDIAN_BITFIELD
  2510. uint64_t mio_inta:1;
  2511. uint64_t reserved_62_62:1;
  2512. uint64_t int_a:1;
  2513. uint64_t c1_ldwn:1;
  2514. uint64_t c0_ldwn:1;
  2515. uint64_t c1_exc:1;
  2516. uint64_t c0_exc:1;
  2517. uint64_t c1_up_wf:1;
  2518. uint64_t c0_up_wf:1;
  2519. uint64_t c1_un_wf:1;
  2520. uint64_t c0_un_wf:1;
  2521. uint64_t c1_un_bx:1;
  2522. uint64_t c1_un_wi:1;
  2523. uint64_t c1_un_b2:1;
  2524. uint64_t c1_un_b1:1;
  2525. uint64_t c1_un_b0:1;
  2526. uint64_t c1_up_bx:1;
  2527. uint64_t c1_up_wi:1;
  2528. uint64_t c1_up_b2:1;
  2529. uint64_t c1_up_b1:1;
  2530. uint64_t c1_up_b0:1;
  2531. uint64_t c0_un_bx:1;
  2532. uint64_t c0_un_wi:1;
  2533. uint64_t c0_un_b2:1;
  2534. uint64_t c0_un_b1:1;
  2535. uint64_t c0_un_b0:1;
  2536. uint64_t c0_up_bx:1;
  2537. uint64_t c0_up_wi:1;
  2538. uint64_t c0_up_b2:1;
  2539. uint64_t c0_up_b1:1;
  2540. uint64_t c0_up_b0:1;
  2541. uint64_t c1_hpint:1;
  2542. uint64_t c1_pmei:1;
  2543. uint64_t c1_wake:1;
  2544. uint64_t crs1_dr:1;
  2545. uint64_t c1_se:1;
  2546. uint64_t crs1_er:1;
  2547. uint64_t c1_aeri:1;
  2548. uint64_t c0_hpint:1;
  2549. uint64_t c0_pmei:1;
  2550. uint64_t c0_wake:1;
  2551. uint64_t crs0_dr:1;
  2552. uint64_t c0_se:1;
  2553. uint64_t crs0_er:1;
  2554. uint64_t c0_aeri:1;
  2555. uint64_t reserved_15_18:4;
  2556. uint64_t dtime1:1;
  2557. uint64_t dtime0:1;
  2558. uint64_t dcnt1:1;
  2559. uint64_t dcnt0:1;
  2560. uint64_t dma1fi:1;
  2561. uint64_t dma0fi:1;
  2562. uint64_t reserved_8_8:1;
  2563. uint64_t dma3dbo:1;
  2564. uint64_t dma2dbo:1;
  2565. uint64_t dma1dbo:1;
  2566. uint64_t dma0dbo:1;
  2567. uint64_t iob2big:1;
  2568. uint64_t bar0_to:1;
  2569. uint64_t rml_wto:1;
  2570. uint64_t rml_rto:1;
  2571. #else
  2572. uint64_t rml_rto:1;
  2573. uint64_t rml_wto:1;
  2574. uint64_t bar0_to:1;
  2575. uint64_t iob2big:1;
  2576. uint64_t dma0dbo:1;
  2577. uint64_t dma1dbo:1;
  2578. uint64_t dma2dbo:1;
  2579. uint64_t dma3dbo:1;
  2580. uint64_t reserved_8_8:1;
  2581. uint64_t dma0fi:1;
  2582. uint64_t dma1fi:1;
  2583. uint64_t dcnt0:1;
  2584. uint64_t dcnt1:1;
  2585. uint64_t dtime0:1;
  2586. uint64_t dtime1:1;
  2587. uint64_t reserved_15_18:4;
  2588. uint64_t c0_aeri:1;
  2589. uint64_t crs0_er:1;
  2590. uint64_t c0_se:1;
  2591. uint64_t crs0_dr:1;
  2592. uint64_t c0_wake:1;
  2593. uint64_t c0_pmei:1;
  2594. uint64_t c0_hpint:1;
  2595. uint64_t c1_aeri:1;
  2596. uint64_t crs1_er:1;
  2597. uint64_t c1_se:1;
  2598. uint64_t crs1_dr:1;
  2599. uint64_t c1_wake:1;
  2600. uint64_t c1_pmei:1;
  2601. uint64_t c1_hpint:1;
  2602. uint64_t c0_up_b0:1;
  2603. uint64_t c0_up_b1:1;
  2604. uint64_t c0_up_b2:1;
  2605. uint64_t c0_up_wi:1;
  2606. uint64_t c0_up_bx:1;
  2607. uint64_t c0_un_b0:1;
  2608. uint64_t c0_un_b1:1;
  2609. uint64_t c0_un_b2:1;
  2610. uint64_t c0_un_wi:1;
  2611. uint64_t c0_un_bx:1;
  2612. uint64_t c1_up_b0:1;
  2613. uint64_t c1_up_b1:1;
  2614. uint64_t c1_up_b2:1;
  2615. uint64_t c1_up_wi:1;
  2616. uint64_t c1_up_bx:1;
  2617. uint64_t c1_un_b0:1;
  2618. uint64_t c1_un_b1:1;
  2619. uint64_t c1_un_b2:1;
  2620. uint64_t c1_un_wi:1;
  2621. uint64_t c1_un_bx:1;
  2622. uint64_t c0_un_wf:1;
  2623. uint64_t c1_un_wf:1;
  2624. uint64_t c0_up_wf:1;
  2625. uint64_t c1_up_wf:1;
  2626. uint64_t c0_exc:1;
  2627. uint64_t c1_exc:1;
  2628. uint64_t c0_ldwn:1;
  2629. uint64_t c1_ldwn:1;
  2630. uint64_t int_a:1;
  2631. uint64_t reserved_62_62:1;
  2632. uint64_t mio_inta:1;
  2633. #endif
  2634. } cn52xxp1;
  2635. struct cvmx_npei_int_sum_s cn56xx;
  2636. struct cvmx_npei_int_sum_cn56xxp1 {
  2637. #ifdef __BIG_ENDIAN_BITFIELD
  2638. uint64_t mio_inta:1;
  2639. uint64_t reserved_61_62:2;
  2640. uint64_t c1_ldwn:1;
  2641. uint64_t c0_ldwn:1;
  2642. uint64_t c1_exc:1;
  2643. uint64_t c0_exc:1;
  2644. uint64_t c1_up_wf:1;
  2645. uint64_t c0_up_wf:1;
  2646. uint64_t c1_un_wf:1;
  2647. uint64_t c0_un_wf:1;
  2648. uint64_t c1_un_bx:1;
  2649. uint64_t c1_un_wi:1;
  2650. uint64_t c1_un_b2:1;
  2651. uint64_t c1_un_b1:1;
  2652. uint64_t c1_un_b0:1;
  2653. uint64_t c1_up_bx:1;
  2654. uint64_t c1_up_wi:1;
  2655. uint64_t c1_up_b2:1;
  2656. uint64_t c1_up_b1:1;
  2657. uint64_t c1_up_b0:1;
  2658. uint64_t c0_un_bx:1;
  2659. uint64_t c0_un_wi:1;
  2660. uint64_t c0_un_b2:1;
  2661. uint64_t c0_un_b1:1;
  2662. uint64_t c0_un_b0:1;
  2663. uint64_t c0_up_bx:1;
  2664. uint64_t c0_up_wi:1;
  2665. uint64_t c0_up_b2:1;
  2666. uint64_t c0_up_b1:1;
  2667. uint64_t c0_up_b0:1;
  2668. uint64_t c1_hpint:1;
  2669. uint64_t c1_pmei:1;
  2670. uint64_t c1_wake:1;
  2671. uint64_t reserved_29_29:1;
  2672. uint64_t c1_se:1;
  2673. uint64_t reserved_27_27:1;
  2674. uint64_t c1_aeri:1;
  2675. uint64_t c0_hpint:1;
  2676. uint64_t c0_pmei:1;
  2677. uint64_t c0_wake:1;
  2678. uint64_t reserved_22_22:1;
  2679. uint64_t c0_se:1;
  2680. uint64_t reserved_20_20:1;
  2681. uint64_t c0_aeri:1;
  2682. uint64_t reserved_15_18:4;
  2683. uint64_t dtime1:1;
  2684. uint64_t dtime0:1;
  2685. uint64_t dcnt1:1;
  2686. uint64_t dcnt0:1;
  2687. uint64_t dma1fi:1;
  2688. uint64_t dma0fi:1;
  2689. uint64_t dma4dbo:1;
  2690. uint64_t dma3dbo:1;
  2691. uint64_t dma2dbo:1;
  2692. uint64_t dma1dbo:1;
  2693. uint64_t dma0dbo:1;
  2694. uint64_t iob2big:1;
  2695. uint64_t bar0_to:1;
  2696. uint64_t rml_wto:1;
  2697. uint64_t rml_rto:1;
  2698. #else
  2699. uint64_t rml_rto:1;
  2700. uint64_t rml_wto:1;
  2701. uint64_t bar0_to:1;
  2702. uint64_t iob2big:1;
  2703. uint64_t dma0dbo:1;
  2704. uint64_t dma1dbo:1;
  2705. uint64_t dma2dbo:1;
  2706. uint64_t dma3dbo:1;
  2707. uint64_t dma4dbo:1;
  2708. uint64_t dma0fi:1;
  2709. uint64_t dma1fi:1;
  2710. uint64_t dcnt0:1;
  2711. uint64_t dcnt1:1;
  2712. uint64_t dtime0:1;
  2713. uint64_t dtime1:1;
  2714. uint64_t reserved_15_18:4;
  2715. uint64_t c0_aeri:1;
  2716. uint64_t reserved_20_20:1;
  2717. uint64_t c0_se:1;
  2718. uint64_t reserved_22_22:1;
  2719. uint64_t c0_wake:1;
  2720. uint64_t c0_pmei:1;
  2721. uint64_t c0_hpint:1;
  2722. uint64_t c1_aeri:1;
  2723. uint64_t reserved_27_27:1;
  2724. uint64_t c1_se:1;
  2725. uint64_t reserved_29_29:1;
  2726. uint64_t c1_wake:1;
  2727. uint64_t c1_pmei:1;
  2728. uint64_t c1_hpint:1;
  2729. uint64_t c0_up_b0:1;
  2730. uint64_t c0_up_b1:1;
  2731. uint64_t c0_up_b2:1;
  2732. uint64_t c0_up_wi:1;
  2733. uint64_t c0_up_bx:1;
  2734. uint64_t c0_un_b0:1;
  2735. uint64_t c0_un_b1:1;
  2736. uint64_t c0_un_b2:1;
  2737. uint64_t c0_un_wi:1;
  2738. uint64_t c0_un_bx:1;
  2739. uint64_t c1_up_b0:1;
  2740. uint64_t c1_up_b1:1;
  2741. uint64_t c1_up_b2:1;
  2742. uint64_t c1_up_wi:1;
  2743. uint64_t c1_up_bx:1;
  2744. uint64_t c1_un_b0:1;
  2745. uint64_t c1_un_b1:1;
  2746. uint64_t c1_un_b2:1;
  2747. uint64_t c1_un_wi:1;
  2748. uint64_t c1_un_bx:1;
  2749. uint64_t c0_un_wf:1;
  2750. uint64_t c1_un_wf:1;
  2751. uint64_t c0_up_wf:1;
  2752. uint64_t c1_up_wf:1;
  2753. uint64_t c0_exc:1;
  2754. uint64_t c1_exc:1;
  2755. uint64_t c0_ldwn:1;
  2756. uint64_t c1_ldwn:1;
  2757. uint64_t reserved_61_62:2;
  2758. uint64_t mio_inta:1;
  2759. #endif
  2760. } cn56xxp1;
  2761. };
  2762. union cvmx_npei_int_sum2 {
  2763. uint64_t u64;
  2764. struct cvmx_npei_int_sum2_s {
  2765. #ifdef __BIG_ENDIAN_BITFIELD
  2766. uint64_t mio_inta:1;
  2767. uint64_t reserved_62_62:1;
  2768. uint64_t int_a:1;
  2769. uint64_t c1_ldwn:1;
  2770. uint64_t c0_ldwn:1;
  2771. uint64_t c1_exc:1;
  2772. uint64_t c0_exc:1;
  2773. uint64_t c1_up_wf:1;
  2774. uint64_t c0_up_wf:1;
  2775. uint64_t c1_un_wf:1;
  2776. uint64_t c0_un_wf:1;
  2777. uint64_t c1_un_bx:1;
  2778. uint64_t c1_un_wi:1;
  2779. uint64_t c1_un_b2:1;
  2780. uint64_t c1_un_b1:1;
  2781. uint64_t c1_un_b0:1;
  2782. uint64_t c1_up_bx:1;
  2783. uint64_t c1_up_wi:1;
  2784. uint64_t c1_up_b2:1;
  2785. uint64_t c1_up_b1:1;
  2786. uint64_t c1_up_b0:1;
  2787. uint64_t c0_un_bx:1;
  2788. uint64_t c0_un_wi:1;
  2789. uint64_t c0_un_b2:1;
  2790. uint64_t c0_un_b1:1;
  2791. uint64_t c0_un_b0:1;
  2792. uint64_t c0_up_bx:1;
  2793. uint64_t c0_up_wi:1;
  2794. uint64_t c0_up_b2:1;
  2795. uint64_t c0_up_b1:1;
  2796. uint64_t c0_up_b0:1;
  2797. uint64_t c1_hpint:1;
  2798. uint64_t c1_pmei:1;
  2799. uint64_t c1_wake:1;
  2800. uint64_t crs1_dr:1;
  2801. uint64_t c1_se:1;
  2802. uint64_t crs1_er:1;
  2803. uint64_t c1_aeri:1;
  2804. uint64_t c0_hpint:1;
  2805. uint64_t c0_pmei:1;
  2806. uint64_t c0_wake:1;
  2807. uint64_t crs0_dr:1;
  2808. uint64_t c0_se:1;
  2809. uint64_t crs0_er:1;
  2810. uint64_t c0_aeri:1;
  2811. uint64_t reserved_15_18:4;
  2812. uint64_t dtime1:1;
  2813. uint64_t dtime0:1;
  2814. uint64_t dcnt1:1;
  2815. uint64_t dcnt0:1;
  2816. uint64_t dma1fi:1;
  2817. uint64_t dma0fi:1;
  2818. uint64_t reserved_8_8:1;
  2819. uint64_t dma3dbo:1;
  2820. uint64_t dma2dbo:1;
  2821. uint64_t dma1dbo:1;
  2822. uint64_t dma0dbo:1;
  2823. uint64_t iob2big:1;
  2824. uint64_t bar0_to:1;
  2825. uint64_t rml_wto:1;
  2826. uint64_t rml_rto:1;
  2827. #else
  2828. uint64_t rml_rto:1;
  2829. uint64_t rml_wto:1;
  2830. uint64_t bar0_to:1;
  2831. uint64_t iob2big:1;
  2832. uint64_t dma0dbo:1;
  2833. uint64_t dma1dbo:1;
  2834. uint64_t dma2dbo:1;
  2835. uint64_t dma3dbo:1;
  2836. uint64_t reserved_8_8:1;
  2837. uint64_t dma0fi:1;
  2838. uint64_t dma1fi:1;
  2839. uint64_t dcnt0:1;
  2840. uint64_t dcnt1:1;
  2841. uint64_t dtime0:1;
  2842. uint64_t dtime1:1;
  2843. uint64_t reserved_15_18:4;
  2844. uint64_t c0_aeri:1;
  2845. uint64_t crs0_er:1;
  2846. uint64_t c0_se:1;
  2847. uint64_t crs0_dr:1;
  2848. uint64_t c0_wake:1;
  2849. uint64_t c0_pmei:1;
  2850. uint64_t c0_hpint:1;
  2851. uint64_t c1_aeri:1;
  2852. uint64_t crs1_er:1;
  2853. uint64_t c1_se:1;
  2854. uint64_t crs1_dr:1;
  2855. uint64_t c1_wake:1;
  2856. uint64_t c1_pmei:1;
  2857. uint64_t c1_hpint:1;
  2858. uint64_t c0_up_b0:1;
  2859. uint64_t c0_up_b1:1;
  2860. uint64_t c0_up_b2:1;
  2861. uint64_t c0_up_wi:1;
  2862. uint64_t c0_up_bx:1;
  2863. uint64_t c0_un_b0:1;
  2864. uint64_t c0_un_b1:1;
  2865. uint64_t c0_un_b2:1;
  2866. uint64_t c0_un_wi:1;
  2867. uint64_t c0_un_bx:1;
  2868. uint64_t c1_up_b0:1;
  2869. uint64_t c1_up_b1:1;
  2870. uint64_t c1_up_b2:1;
  2871. uint64_t c1_up_wi:1;
  2872. uint64_t c1_up_bx:1;
  2873. uint64_t c1_un_b0:1;
  2874. uint64_t c1_un_b1:1;
  2875. uint64_t c1_un_b2:1;
  2876. uint64_t c1_un_wi:1;
  2877. uint64_t c1_un_bx:1;
  2878. uint64_t c0_un_wf:1;
  2879. uint64_t c1_un_wf:1;
  2880. uint64_t c0_up_wf:1;
  2881. uint64_t c1_up_wf:1;
  2882. uint64_t c0_exc:1;
  2883. uint64_t c1_exc:1;
  2884. uint64_t c0_ldwn:1;
  2885. uint64_t c1_ldwn:1;
  2886. uint64_t int_a:1;
  2887. uint64_t reserved_62_62:1;
  2888. uint64_t mio_inta:1;
  2889. #endif
  2890. } s;
  2891. struct cvmx_npei_int_sum2_s cn52xx;
  2892. struct cvmx_npei_int_sum2_s cn52xxp1;
  2893. struct cvmx_npei_int_sum2_s cn56xx;
  2894. };
  2895. union cvmx_npei_last_win_rdata0 {
  2896. uint64_t u64;
  2897. struct cvmx_npei_last_win_rdata0_s {
  2898. #ifdef __BIG_ENDIAN_BITFIELD
  2899. uint64_t data:64;
  2900. #else
  2901. uint64_t data:64;
  2902. #endif
  2903. } s;
  2904. struct cvmx_npei_last_win_rdata0_s cn52xx;
  2905. struct cvmx_npei_last_win_rdata0_s cn52xxp1;
  2906. struct cvmx_npei_last_win_rdata0_s cn56xx;
  2907. struct cvmx_npei_last_win_rdata0_s cn56xxp1;
  2908. };
  2909. union cvmx_npei_last_win_rdata1 {
  2910. uint64_t u64;
  2911. struct cvmx_npei_last_win_rdata1_s {
  2912. #ifdef __BIG_ENDIAN_BITFIELD
  2913. uint64_t data:64;
  2914. #else
  2915. uint64_t data:64;
  2916. #endif
  2917. } s;
  2918. struct cvmx_npei_last_win_rdata1_s cn52xx;
  2919. struct cvmx_npei_last_win_rdata1_s cn52xxp1;
  2920. struct cvmx_npei_last_win_rdata1_s cn56xx;
  2921. struct cvmx_npei_last_win_rdata1_s cn56xxp1;
  2922. };
  2923. union cvmx_npei_mem_access_ctl {
  2924. uint64_t u64;
  2925. struct cvmx_npei_mem_access_ctl_s {
  2926. #ifdef __BIG_ENDIAN_BITFIELD
  2927. uint64_t reserved_14_63:50;
  2928. uint64_t max_word:4;
  2929. uint64_t timer:10;
  2930. #else
  2931. uint64_t timer:10;
  2932. uint64_t max_word:4;
  2933. uint64_t reserved_14_63:50;
  2934. #endif
  2935. } s;
  2936. struct cvmx_npei_mem_access_ctl_s cn52xx;
  2937. struct cvmx_npei_mem_access_ctl_s cn52xxp1;
  2938. struct cvmx_npei_mem_access_ctl_s cn56xx;
  2939. struct cvmx_npei_mem_access_ctl_s cn56xxp1;
  2940. };
  2941. union cvmx_npei_mem_access_subidx {
  2942. uint64_t u64;
  2943. struct cvmx_npei_mem_access_subidx_s {
  2944. #ifdef __BIG_ENDIAN_BITFIELD
  2945. uint64_t reserved_42_63:22;
  2946. uint64_t zero:1;
  2947. uint64_t port:2;
  2948. uint64_t nmerge:1;
  2949. uint64_t esr:2;
  2950. uint64_t esw:2;
  2951. uint64_t nsr:1;
  2952. uint64_t nsw:1;
  2953. uint64_t ror:1;
  2954. uint64_t row:1;
  2955. uint64_t ba:30;
  2956. #else
  2957. uint64_t ba:30;
  2958. uint64_t row:1;
  2959. uint64_t ror:1;
  2960. uint64_t nsw:1;
  2961. uint64_t nsr:1;
  2962. uint64_t esw:2;
  2963. uint64_t esr:2;
  2964. uint64_t nmerge:1;
  2965. uint64_t port:2;
  2966. uint64_t zero:1;
  2967. uint64_t reserved_42_63:22;
  2968. #endif
  2969. } s;
  2970. struct cvmx_npei_mem_access_subidx_s cn52xx;
  2971. struct cvmx_npei_mem_access_subidx_s cn52xxp1;
  2972. struct cvmx_npei_mem_access_subidx_s cn56xx;
  2973. struct cvmx_npei_mem_access_subidx_s cn56xxp1;
  2974. };
  2975. union cvmx_npei_msi_enb0 {
  2976. uint64_t u64;
  2977. struct cvmx_npei_msi_enb0_s {
  2978. #ifdef __BIG_ENDIAN_BITFIELD
  2979. uint64_t enb:64;
  2980. #else
  2981. uint64_t enb:64;
  2982. #endif
  2983. } s;
  2984. struct cvmx_npei_msi_enb0_s cn52xx;
  2985. struct cvmx_npei_msi_enb0_s cn52xxp1;
  2986. struct cvmx_npei_msi_enb0_s cn56xx;
  2987. struct cvmx_npei_msi_enb0_s cn56xxp1;
  2988. };
  2989. union cvmx_npei_msi_enb1 {
  2990. uint64_t u64;
  2991. struct cvmx_npei_msi_enb1_s {
  2992. #ifdef __BIG_ENDIAN_BITFIELD
  2993. uint64_t enb:64;
  2994. #else
  2995. uint64_t enb:64;
  2996. #endif
  2997. } s;
  2998. struct cvmx_npei_msi_enb1_s cn52xx;
  2999. struct cvmx_npei_msi_enb1_s cn52xxp1;
  3000. struct cvmx_npei_msi_enb1_s cn56xx;
  3001. struct cvmx_npei_msi_enb1_s cn56xxp1;
  3002. };
  3003. union cvmx_npei_msi_enb2 {
  3004. uint64_t u64;
  3005. struct cvmx_npei_msi_enb2_s {
  3006. #ifdef __BIG_ENDIAN_BITFIELD
  3007. uint64_t enb:64;
  3008. #else
  3009. uint64_t enb:64;
  3010. #endif
  3011. } s;
  3012. struct cvmx_npei_msi_enb2_s cn52xx;
  3013. struct cvmx_npei_msi_enb2_s cn52xxp1;
  3014. struct cvmx_npei_msi_enb2_s cn56xx;
  3015. struct cvmx_npei_msi_enb2_s cn56xxp1;
  3016. };
  3017. union cvmx_npei_msi_enb3 {
  3018. uint64_t u64;
  3019. struct cvmx_npei_msi_enb3_s {
  3020. #ifdef __BIG_ENDIAN_BITFIELD
  3021. uint64_t enb:64;
  3022. #else
  3023. uint64_t enb:64;
  3024. #endif
  3025. } s;
  3026. struct cvmx_npei_msi_enb3_s cn52xx;
  3027. struct cvmx_npei_msi_enb3_s cn52xxp1;
  3028. struct cvmx_npei_msi_enb3_s cn56xx;
  3029. struct cvmx_npei_msi_enb3_s cn56xxp1;
  3030. };
  3031. union cvmx_npei_msi_rcv0 {
  3032. uint64_t u64;
  3033. struct cvmx_npei_msi_rcv0_s {
  3034. #ifdef __BIG_ENDIAN_BITFIELD
  3035. uint64_t intr:64;
  3036. #else
  3037. uint64_t intr:64;
  3038. #endif
  3039. } s;
  3040. struct cvmx_npei_msi_rcv0_s cn52xx;
  3041. struct cvmx_npei_msi_rcv0_s cn52xxp1;
  3042. struct cvmx_npei_msi_rcv0_s cn56xx;
  3043. struct cvmx_npei_msi_rcv0_s cn56xxp1;
  3044. };
  3045. union cvmx_npei_msi_rcv1 {
  3046. uint64_t u64;
  3047. struct cvmx_npei_msi_rcv1_s {
  3048. #ifdef __BIG_ENDIAN_BITFIELD
  3049. uint64_t intr:64;
  3050. #else
  3051. uint64_t intr:64;
  3052. #endif
  3053. } s;
  3054. struct cvmx_npei_msi_rcv1_s cn52xx;
  3055. struct cvmx_npei_msi_rcv1_s cn52xxp1;
  3056. struct cvmx_npei_msi_rcv1_s cn56xx;
  3057. struct cvmx_npei_msi_rcv1_s cn56xxp1;
  3058. };
  3059. union cvmx_npei_msi_rcv2 {
  3060. uint64_t u64;
  3061. struct cvmx_npei_msi_rcv2_s {
  3062. #ifdef __BIG_ENDIAN_BITFIELD
  3063. uint64_t intr:64;
  3064. #else
  3065. uint64_t intr:64;
  3066. #endif
  3067. } s;
  3068. struct cvmx_npei_msi_rcv2_s cn52xx;
  3069. struct cvmx_npei_msi_rcv2_s cn52xxp1;
  3070. struct cvmx_npei_msi_rcv2_s cn56xx;
  3071. struct cvmx_npei_msi_rcv2_s cn56xxp1;
  3072. };
  3073. union cvmx_npei_msi_rcv3 {
  3074. uint64_t u64;
  3075. struct cvmx_npei_msi_rcv3_s {
  3076. #ifdef __BIG_ENDIAN_BITFIELD
  3077. uint64_t intr:64;
  3078. #else
  3079. uint64_t intr:64;
  3080. #endif
  3081. } s;
  3082. struct cvmx_npei_msi_rcv3_s cn52xx;
  3083. struct cvmx_npei_msi_rcv3_s cn52xxp1;
  3084. struct cvmx_npei_msi_rcv3_s cn56xx;
  3085. struct cvmx_npei_msi_rcv3_s cn56xxp1;
  3086. };
  3087. union cvmx_npei_msi_rd_map {
  3088. uint64_t u64;
  3089. struct cvmx_npei_msi_rd_map_s {
  3090. #ifdef __BIG_ENDIAN_BITFIELD
  3091. uint64_t reserved_16_63:48;
  3092. uint64_t rd_int:8;
  3093. uint64_t msi_int:8;
  3094. #else
  3095. uint64_t msi_int:8;
  3096. uint64_t rd_int:8;
  3097. uint64_t reserved_16_63:48;
  3098. #endif
  3099. } s;
  3100. struct cvmx_npei_msi_rd_map_s cn52xx;
  3101. struct cvmx_npei_msi_rd_map_s cn52xxp1;
  3102. struct cvmx_npei_msi_rd_map_s cn56xx;
  3103. struct cvmx_npei_msi_rd_map_s cn56xxp1;
  3104. };
  3105. union cvmx_npei_msi_w1c_enb0 {
  3106. uint64_t u64;
  3107. struct cvmx_npei_msi_w1c_enb0_s {
  3108. #ifdef __BIG_ENDIAN_BITFIELD
  3109. uint64_t clr:64;
  3110. #else
  3111. uint64_t clr:64;
  3112. #endif
  3113. } s;
  3114. struct cvmx_npei_msi_w1c_enb0_s cn52xx;
  3115. struct cvmx_npei_msi_w1c_enb0_s cn56xx;
  3116. };
  3117. union cvmx_npei_msi_w1c_enb1 {
  3118. uint64_t u64;
  3119. struct cvmx_npei_msi_w1c_enb1_s {
  3120. #ifdef __BIG_ENDIAN_BITFIELD
  3121. uint64_t clr:64;
  3122. #else
  3123. uint64_t clr:64;
  3124. #endif
  3125. } s;
  3126. struct cvmx_npei_msi_w1c_enb1_s cn52xx;
  3127. struct cvmx_npei_msi_w1c_enb1_s cn56xx;
  3128. };
  3129. union cvmx_npei_msi_w1c_enb2 {
  3130. uint64_t u64;
  3131. struct cvmx_npei_msi_w1c_enb2_s {
  3132. #ifdef __BIG_ENDIAN_BITFIELD
  3133. uint64_t clr:64;
  3134. #else
  3135. uint64_t clr:64;
  3136. #endif
  3137. } s;
  3138. struct cvmx_npei_msi_w1c_enb2_s cn52xx;
  3139. struct cvmx_npei_msi_w1c_enb2_s cn56xx;
  3140. };
  3141. union cvmx_npei_msi_w1c_enb3 {
  3142. uint64_t u64;
  3143. struct cvmx_npei_msi_w1c_enb3_s {
  3144. #ifdef __BIG_ENDIAN_BITFIELD
  3145. uint64_t clr:64;
  3146. #else
  3147. uint64_t clr:64;
  3148. #endif
  3149. } s;
  3150. struct cvmx_npei_msi_w1c_enb3_s cn52xx;
  3151. struct cvmx_npei_msi_w1c_enb3_s cn56xx;
  3152. };
  3153. union cvmx_npei_msi_w1s_enb0 {
  3154. uint64_t u64;
  3155. struct cvmx_npei_msi_w1s_enb0_s {
  3156. #ifdef __BIG_ENDIAN_BITFIELD
  3157. uint64_t set:64;
  3158. #else
  3159. uint64_t set:64;
  3160. #endif
  3161. } s;
  3162. struct cvmx_npei_msi_w1s_enb0_s cn52xx;
  3163. struct cvmx_npei_msi_w1s_enb0_s cn56xx;
  3164. };
  3165. union cvmx_npei_msi_w1s_enb1 {
  3166. uint64_t u64;
  3167. struct cvmx_npei_msi_w1s_enb1_s {
  3168. #ifdef __BIG_ENDIAN_BITFIELD
  3169. uint64_t set:64;
  3170. #else
  3171. uint64_t set:64;
  3172. #endif
  3173. } s;
  3174. struct cvmx_npei_msi_w1s_enb1_s cn52xx;
  3175. struct cvmx_npei_msi_w1s_enb1_s cn56xx;
  3176. };
  3177. union cvmx_npei_msi_w1s_enb2 {
  3178. uint64_t u64;
  3179. struct cvmx_npei_msi_w1s_enb2_s {
  3180. #ifdef __BIG_ENDIAN_BITFIELD
  3181. uint64_t set:64;
  3182. #else
  3183. uint64_t set:64;
  3184. #endif
  3185. } s;
  3186. struct cvmx_npei_msi_w1s_enb2_s cn52xx;
  3187. struct cvmx_npei_msi_w1s_enb2_s cn56xx;
  3188. };
  3189. union cvmx_npei_msi_w1s_enb3 {
  3190. uint64_t u64;
  3191. struct cvmx_npei_msi_w1s_enb3_s {
  3192. #ifdef __BIG_ENDIAN_BITFIELD
  3193. uint64_t set:64;
  3194. #else
  3195. uint64_t set:64;
  3196. #endif
  3197. } s;
  3198. struct cvmx_npei_msi_w1s_enb3_s cn52xx;
  3199. struct cvmx_npei_msi_w1s_enb3_s cn56xx;
  3200. };
  3201. union cvmx_npei_msi_wr_map {
  3202. uint64_t u64;
  3203. struct cvmx_npei_msi_wr_map_s {
  3204. #ifdef __BIG_ENDIAN_BITFIELD
  3205. uint64_t reserved_16_63:48;
  3206. uint64_t ciu_int:8;
  3207. uint64_t msi_int:8;
  3208. #else
  3209. uint64_t msi_int:8;
  3210. uint64_t ciu_int:8;
  3211. uint64_t reserved_16_63:48;
  3212. #endif
  3213. } s;
  3214. struct cvmx_npei_msi_wr_map_s cn52xx;
  3215. struct cvmx_npei_msi_wr_map_s cn52xxp1;
  3216. struct cvmx_npei_msi_wr_map_s cn56xx;
  3217. struct cvmx_npei_msi_wr_map_s cn56xxp1;
  3218. };
  3219. union cvmx_npei_pcie_credit_cnt {
  3220. uint64_t u64;
  3221. struct cvmx_npei_pcie_credit_cnt_s {
  3222. #ifdef __BIG_ENDIAN_BITFIELD
  3223. uint64_t reserved_48_63:16;
  3224. uint64_t p1_ccnt:8;
  3225. uint64_t p1_ncnt:8;
  3226. uint64_t p1_pcnt:8;
  3227. uint64_t p0_ccnt:8;
  3228. uint64_t p0_ncnt:8;
  3229. uint64_t p0_pcnt:8;
  3230. #else
  3231. uint64_t p0_pcnt:8;
  3232. uint64_t p0_ncnt:8;
  3233. uint64_t p0_ccnt:8;
  3234. uint64_t p1_pcnt:8;
  3235. uint64_t p1_ncnt:8;
  3236. uint64_t p1_ccnt:8;
  3237. uint64_t reserved_48_63:16;
  3238. #endif
  3239. } s;
  3240. struct cvmx_npei_pcie_credit_cnt_s cn52xx;
  3241. struct cvmx_npei_pcie_credit_cnt_s cn56xx;
  3242. };
  3243. union cvmx_npei_pcie_msi_rcv {
  3244. uint64_t u64;
  3245. struct cvmx_npei_pcie_msi_rcv_s {
  3246. #ifdef __BIG_ENDIAN_BITFIELD
  3247. uint64_t reserved_8_63:56;
  3248. uint64_t intr:8;
  3249. #else
  3250. uint64_t intr:8;
  3251. uint64_t reserved_8_63:56;
  3252. #endif
  3253. } s;
  3254. struct cvmx_npei_pcie_msi_rcv_s cn52xx;
  3255. struct cvmx_npei_pcie_msi_rcv_s cn52xxp1;
  3256. struct cvmx_npei_pcie_msi_rcv_s cn56xx;
  3257. struct cvmx_npei_pcie_msi_rcv_s cn56xxp1;
  3258. };
  3259. union cvmx_npei_pcie_msi_rcv_b1 {
  3260. uint64_t u64;
  3261. struct cvmx_npei_pcie_msi_rcv_b1_s {
  3262. #ifdef __BIG_ENDIAN_BITFIELD
  3263. uint64_t reserved_16_63:48;
  3264. uint64_t intr:8;
  3265. uint64_t reserved_0_7:8;
  3266. #else
  3267. uint64_t reserved_0_7:8;
  3268. uint64_t intr:8;
  3269. uint64_t reserved_16_63:48;
  3270. #endif
  3271. } s;
  3272. struct cvmx_npei_pcie_msi_rcv_b1_s cn52xx;
  3273. struct cvmx_npei_pcie_msi_rcv_b1_s cn52xxp1;
  3274. struct cvmx_npei_pcie_msi_rcv_b1_s cn56xx;
  3275. struct cvmx_npei_pcie_msi_rcv_b1_s cn56xxp1;
  3276. };
  3277. union cvmx_npei_pcie_msi_rcv_b2 {
  3278. uint64_t u64;
  3279. struct cvmx_npei_pcie_msi_rcv_b2_s {
  3280. #ifdef __BIG_ENDIAN_BITFIELD
  3281. uint64_t reserved_24_63:40;
  3282. uint64_t intr:8;
  3283. uint64_t reserved_0_15:16;
  3284. #else
  3285. uint64_t reserved_0_15:16;
  3286. uint64_t intr:8;
  3287. uint64_t reserved_24_63:40;
  3288. #endif
  3289. } s;
  3290. struct cvmx_npei_pcie_msi_rcv_b2_s cn52xx;
  3291. struct cvmx_npei_pcie_msi_rcv_b2_s cn52xxp1;
  3292. struct cvmx_npei_pcie_msi_rcv_b2_s cn56xx;
  3293. struct cvmx_npei_pcie_msi_rcv_b2_s cn56xxp1;
  3294. };
  3295. union cvmx_npei_pcie_msi_rcv_b3 {
  3296. uint64_t u64;
  3297. struct cvmx_npei_pcie_msi_rcv_b3_s {
  3298. #ifdef __BIG_ENDIAN_BITFIELD
  3299. uint64_t reserved_32_63:32;
  3300. uint64_t intr:8;
  3301. uint64_t reserved_0_23:24;
  3302. #else
  3303. uint64_t reserved_0_23:24;
  3304. uint64_t intr:8;
  3305. uint64_t reserved_32_63:32;
  3306. #endif
  3307. } s;
  3308. struct cvmx_npei_pcie_msi_rcv_b3_s cn52xx;
  3309. struct cvmx_npei_pcie_msi_rcv_b3_s cn52xxp1;
  3310. struct cvmx_npei_pcie_msi_rcv_b3_s cn56xx;
  3311. struct cvmx_npei_pcie_msi_rcv_b3_s cn56xxp1;
  3312. };
  3313. union cvmx_npei_pktx_cnts {
  3314. uint64_t u64;
  3315. struct cvmx_npei_pktx_cnts_s {
  3316. #ifdef __BIG_ENDIAN_BITFIELD
  3317. uint64_t reserved_54_63:10;
  3318. uint64_t timer:22;
  3319. uint64_t cnt:32;
  3320. #else
  3321. uint64_t cnt:32;
  3322. uint64_t timer:22;
  3323. uint64_t reserved_54_63:10;
  3324. #endif
  3325. } s;
  3326. struct cvmx_npei_pktx_cnts_s cn52xx;
  3327. struct cvmx_npei_pktx_cnts_s cn56xx;
  3328. };
  3329. union cvmx_npei_pktx_in_bp {
  3330. uint64_t u64;
  3331. struct cvmx_npei_pktx_in_bp_s {
  3332. #ifdef __BIG_ENDIAN_BITFIELD
  3333. uint64_t wmark:32;
  3334. uint64_t cnt:32;
  3335. #else
  3336. uint64_t cnt:32;
  3337. uint64_t wmark:32;
  3338. #endif
  3339. } s;
  3340. struct cvmx_npei_pktx_in_bp_s cn52xx;
  3341. struct cvmx_npei_pktx_in_bp_s cn56xx;
  3342. };
  3343. union cvmx_npei_pktx_instr_baddr {
  3344. uint64_t u64;
  3345. struct cvmx_npei_pktx_instr_baddr_s {
  3346. #ifdef __BIG_ENDIAN_BITFIELD
  3347. uint64_t addr:61;
  3348. uint64_t reserved_0_2:3;
  3349. #else
  3350. uint64_t reserved_0_2:3;
  3351. uint64_t addr:61;
  3352. #endif
  3353. } s;
  3354. struct cvmx_npei_pktx_instr_baddr_s cn52xx;
  3355. struct cvmx_npei_pktx_instr_baddr_s cn56xx;
  3356. };
  3357. union cvmx_npei_pktx_instr_baoff_dbell {
  3358. uint64_t u64;
  3359. struct cvmx_npei_pktx_instr_baoff_dbell_s {
  3360. #ifdef __BIG_ENDIAN_BITFIELD
  3361. uint64_t aoff:32;
  3362. uint64_t dbell:32;
  3363. #else
  3364. uint64_t dbell:32;
  3365. uint64_t aoff:32;
  3366. #endif
  3367. } s;
  3368. struct cvmx_npei_pktx_instr_baoff_dbell_s cn52xx;
  3369. struct cvmx_npei_pktx_instr_baoff_dbell_s cn56xx;
  3370. };
  3371. union cvmx_npei_pktx_instr_fifo_rsize {
  3372. uint64_t u64;
  3373. struct cvmx_npei_pktx_instr_fifo_rsize_s {
  3374. #ifdef __BIG_ENDIAN_BITFIELD
  3375. uint64_t max:9;
  3376. uint64_t rrp:9;
  3377. uint64_t wrp:9;
  3378. uint64_t fcnt:5;
  3379. uint64_t rsize:32;
  3380. #else
  3381. uint64_t rsize:32;
  3382. uint64_t fcnt:5;
  3383. uint64_t wrp:9;
  3384. uint64_t rrp:9;
  3385. uint64_t max:9;
  3386. #endif
  3387. } s;
  3388. struct cvmx_npei_pktx_instr_fifo_rsize_s cn52xx;
  3389. struct cvmx_npei_pktx_instr_fifo_rsize_s cn56xx;
  3390. };
  3391. union cvmx_npei_pktx_instr_header {
  3392. uint64_t u64;
  3393. struct cvmx_npei_pktx_instr_header_s {
  3394. #ifdef __BIG_ENDIAN_BITFIELD
  3395. uint64_t reserved_44_63:20;
  3396. uint64_t pbp:1;
  3397. uint64_t reserved_38_42:5;
  3398. uint64_t rparmode:2;
  3399. uint64_t reserved_35_35:1;
  3400. uint64_t rskp_len:7;
  3401. uint64_t reserved_22_27:6;
  3402. uint64_t use_ihdr:1;
  3403. uint64_t reserved_16_20:5;
  3404. uint64_t par_mode:2;
  3405. uint64_t reserved_13_13:1;
  3406. uint64_t skp_len:7;
  3407. uint64_t reserved_0_5:6;
  3408. #else
  3409. uint64_t reserved_0_5:6;
  3410. uint64_t skp_len:7;
  3411. uint64_t reserved_13_13:1;
  3412. uint64_t par_mode:2;
  3413. uint64_t reserved_16_20:5;
  3414. uint64_t use_ihdr:1;
  3415. uint64_t reserved_22_27:6;
  3416. uint64_t rskp_len:7;
  3417. uint64_t reserved_35_35:1;
  3418. uint64_t rparmode:2;
  3419. uint64_t reserved_38_42:5;
  3420. uint64_t pbp:1;
  3421. uint64_t reserved_44_63:20;
  3422. #endif
  3423. } s;
  3424. struct cvmx_npei_pktx_instr_header_s cn52xx;
  3425. struct cvmx_npei_pktx_instr_header_s cn56xx;
  3426. };
  3427. union cvmx_npei_pktx_slist_baddr {
  3428. uint64_t u64;
  3429. struct cvmx_npei_pktx_slist_baddr_s {
  3430. #ifdef __BIG_ENDIAN_BITFIELD
  3431. uint64_t addr:60;
  3432. uint64_t reserved_0_3:4;
  3433. #else
  3434. uint64_t reserved_0_3:4;
  3435. uint64_t addr:60;
  3436. #endif
  3437. } s;
  3438. struct cvmx_npei_pktx_slist_baddr_s cn52xx;
  3439. struct cvmx_npei_pktx_slist_baddr_s cn56xx;
  3440. };
  3441. union cvmx_npei_pktx_slist_baoff_dbell {
  3442. uint64_t u64;
  3443. struct cvmx_npei_pktx_slist_baoff_dbell_s {
  3444. #ifdef __BIG_ENDIAN_BITFIELD
  3445. uint64_t aoff:32;
  3446. uint64_t dbell:32;
  3447. #else
  3448. uint64_t dbell:32;
  3449. uint64_t aoff:32;
  3450. #endif
  3451. } s;
  3452. struct cvmx_npei_pktx_slist_baoff_dbell_s cn52xx;
  3453. struct cvmx_npei_pktx_slist_baoff_dbell_s cn56xx;
  3454. };
  3455. union cvmx_npei_pktx_slist_fifo_rsize {
  3456. uint64_t u64;
  3457. struct cvmx_npei_pktx_slist_fifo_rsize_s {
  3458. #ifdef __BIG_ENDIAN_BITFIELD
  3459. uint64_t reserved_32_63:32;
  3460. uint64_t rsize:32;
  3461. #else
  3462. uint64_t rsize:32;
  3463. uint64_t reserved_32_63:32;
  3464. #endif
  3465. } s;
  3466. struct cvmx_npei_pktx_slist_fifo_rsize_s cn52xx;
  3467. struct cvmx_npei_pktx_slist_fifo_rsize_s cn56xx;
  3468. };
  3469. union cvmx_npei_pkt_cnt_int {
  3470. uint64_t u64;
  3471. struct cvmx_npei_pkt_cnt_int_s {
  3472. #ifdef __BIG_ENDIAN_BITFIELD
  3473. uint64_t reserved_32_63:32;
  3474. uint64_t port:32;
  3475. #else
  3476. uint64_t port:32;
  3477. uint64_t reserved_32_63:32;
  3478. #endif
  3479. } s;
  3480. struct cvmx_npei_pkt_cnt_int_s cn52xx;
  3481. struct cvmx_npei_pkt_cnt_int_s cn56xx;
  3482. };
  3483. union cvmx_npei_pkt_cnt_int_enb {
  3484. uint64_t u64;
  3485. struct cvmx_npei_pkt_cnt_int_enb_s {
  3486. #ifdef __BIG_ENDIAN_BITFIELD
  3487. uint64_t reserved_32_63:32;
  3488. uint64_t port:32;
  3489. #else
  3490. uint64_t port:32;
  3491. uint64_t reserved_32_63:32;
  3492. #endif
  3493. } s;
  3494. struct cvmx_npei_pkt_cnt_int_enb_s cn52xx;
  3495. struct cvmx_npei_pkt_cnt_int_enb_s cn56xx;
  3496. };
  3497. union cvmx_npei_pkt_data_out_es {
  3498. uint64_t u64;
  3499. struct cvmx_npei_pkt_data_out_es_s {
  3500. #ifdef __BIG_ENDIAN_BITFIELD
  3501. uint64_t es:64;
  3502. #else
  3503. uint64_t es:64;
  3504. #endif
  3505. } s;
  3506. struct cvmx_npei_pkt_data_out_es_s cn52xx;
  3507. struct cvmx_npei_pkt_data_out_es_s cn56xx;
  3508. };
  3509. union cvmx_npei_pkt_data_out_ns {
  3510. uint64_t u64;
  3511. struct cvmx_npei_pkt_data_out_ns_s {
  3512. #ifdef __BIG_ENDIAN_BITFIELD
  3513. uint64_t reserved_32_63:32;
  3514. uint64_t nsr:32;
  3515. #else
  3516. uint64_t nsr:32;
  3517. uint64_t reserved_32_63:32;
  3518. #endif
  3519. } s;
  3520. struct cvmx_npei_pkt_data_out_ns_s cn52xx;
  3521. struct cvmx_npei_pkt_data_out_ns_s cn56xx;
  3522. };
  3523. union cvmx_npei_pkt_data_out_ror {
  3524. uint64_t u64;
  3525. struct cvmx_npei_pkt_data_out_ror_s {
  3526. #ifdef __BIG_ENDIAN_BITFIELD
  3527. uint64_t reserved_32_63:32;
  3528. uint64_t ror:32;
  3529. #else
  3530. uint64_t ror:32;
  3531. uint64_t reserved_32_63:32;
  3532. #endif
  3533. } s;
  3534. struct cvmx_npei_pkt_data_out_ror_s cn52xx;
  3535. struct cvmx_npei_pkt_data_out_ror_s cn56xx;
  3536. };
  3537. union cvmx_npei_pkt_dpaddr {
  3538. uint64_t u64;
  3539. struct cvmx_npei_pkt_dpaddr_s {
  3540. #ifdef __BIG_ENDIAN_BITFIELD
  3541. uint64_t reserved_32_63:32;
  3542. uint64_t dptr:32;
  3543. #else
  3544. uint64_t dptr:32;
  3545. uint64_t reserved_32_63:32;
  3546. #endif
  3547. } s;
  3548. struct cvmx_npei_pkt_dpaddr_s cn52xx;
  3549. struct cvmx_npei_pkt_dpaddr_s cn56xx;
  3550. };
  3551. union cvmx_npei_pkt_in_bp {
  3552. uint64_t u64;
  3553. struct cvmx_npei_pkt_in_bp_s {
  3554. #ifdef __BIG_ENDIAN_BITFIELD
  3555. uint64_t reserved_32_63:32;
  3556. uint64_t bp:32;
  3557. #else
  3558. uint64_t bp:32;
  3559. uint64_t reserved_32_63:32;
  3560. #endif
  3561. } s;
  3562. struct cvmx_npei_pkt_in_bp_s cn52xx;
  3563. struct cvmx_npei_pkt_in_bp_s cn56xx;
  3564. };
  3565. union cvmx_npei_pkt_in_donex_cnts {
  3566. uint64_t u64;
  3567. struct cvmx_npei_pkt_in_donex_cnts_s {
  3568. #ifdef __BIG_ENDIAN_BITFIELD
  3569. uint64_t reserved_32_63:32;
  3570. uint64_t cnt:32;
  3571. #else
  3572. uint64_t cnt:32;
  3573. uint64_t reserved_32_63:32;
  3574. #endif
  3575. } s;
  3576. struct cvmx_npei_pkt_in_donex_cnts_s cn52xx;
  3577. struct cvmx_npei_pkt_in_donex_cnts_s cn56xx;
  3578. };
  3579. union cvmx_npei_pkt_in_instr_counts {
  3580. uint64_t u64;
  3581. struct cvmx_npei_pkt_in_instr_counts_s {
  3582. #ifdef __BIG_ENDIAN_BITFIELD
  3583. uint64_t wr_cnt:32;
  3584. uint64_t rd_cnt:32;
  3585. #else
  3586. uint64_t rd_cnt:32;
  3587. uint64_t wr_cnt:32;
  3588. #endif
  3589. } s;
  3590. struct cvmx_npei_pkt_in_instr_counts_s cn52xx;
  3591. struct cvmx_npei_pkt_in_instr_counts_s cn56xx;
  3592. };
  3593. union cvmx_npei_pkt_in_pcie_port {
  3594. uint64_t u64;
  3595. struct cvmx_npei_pkt_in_pcie_port_s {
  3596. #ifdef __BIG_ENDIAN_BITFIELD
  3597. uint64_t pp:64;
  3598. #else
  3599. uint64_t pp:64;
  3600. #endif
  3601. } s;
  3602. struct cvmx_npei_pkt_in_pcie_port_s cn52xx;
  3603. struct cvmx_npei_pkt_in_pcie_port_s cn56xx;
  3604. };
  3605. union cvmx_npei_pkt_input_control {
  3606. uint64_t u64;
  3607. struct cvmx_npei_pkt_input_control_s {
  3608. #ifdef __BIG_ENDIAN_BITFIELD
  3609. uint64_t reserved_23_63:41;
  3610. uint64_t pkt_rr:1;
  3611. uint64_t pbp_dhi:13;
  3612. uint64_t d_nsr:1;
  3613. uint64_t d_esr:2;
  3614. uint64_t d_ror:1;
  3615. uint64_t use_csr:1;
  3616. uint64_t nsr:1;
  3617. uint64_t esr:2;
  3618. uint64_t ror:1;
  3619. #else
  3620. uint64_t ror:1;
  3621. uint64_t esr:2;
  3622. uint64_t nsr:1;
  3623. uint64_t use_csr:1;
  3624. uint64_t d_ror:1;
  3625. uint64_t d_esr:2;
  3626. uint64_t d_nsr:1;
  3627. uint64_t pbp_dhi:13;
  3628. uint64_t pkt_rr:1;
  3629. uint64_t reserved_23_63:41;
  3630. #endif
  3631. } s;
  3632. struct cvmx_npei_pkt_input_control_s cn52xx;
  3633. struct cvmx_npei_pkt_input_control_s cn56xx;
  3634. };
  3635. union cvmx_npei_pkt_instr_enb {
  3636. uint64_t u64;
  3637. struct cvmx_npei_pkt_instr_enb_s {
  3638. #ifdef __BIG_ENDIAN_BITFIELD
  3639. uint64_t reserved_32_63:32;
  3640. uint64_t enb:32;
  3641. #else
  3642. uint64_t enb:32;
  3643. uint64_t reserved_32_63:32;
  3644. #endif
  3645. } s;
  3646. struct cvmx_npei_pkt_instr_enb_s cn52xx;
  3647. struct cvmx_npei_pkt_instr_enb_s cn56xx;
  3648. };
  3649. union cvmx_npei_pkt_instr_rd_size {
  3650. uint64_t u64;
  3651. struct cvmx_npei_pkt_instr_rd_size_s {
  3652. #ifdef __BIG_ENDIAN_BITFIELD
  3653. uint64_t rdsize:64;
  3654. #else
  3655. uint64_t rdsize:64;
  3656. #endif
  3657. } s;
  3658. struct cvmx_npei_pkt_instr_rd_size_s cn52xx;
  3659. struct cvmx_npei_pkt_instr_rd_size_s cn56xx;
  3660. };
  3661. union cvmx_npei_pkt_instr_size {
  3662. uint64_t u64;
  3663. struct cvmx_npei_pkt_instr_size_s {
  3664. #ifdef __BIG_ENDIAN_BITFIELD
  3665. uint64_t reserved_32_63:32;
  3666. uint64_t is_64b:32;
  3667. #else
  3668. uint64_t is_64b:32;
  3669. uint64_t reserved_32_63:32;
  3670. #endif
  3671. } s;
  3672. struct cvmx_npei_pkt_instr_size_s cn52xx;
  3673. struct cvmx_npei_pkt_instr_size_s cn56xx;
  3674. };
  3675. union cvmx_npei_pkt_int_levels {
  3676. uint64_t u64;
  3677. struct cvmx_npei_pkt_int_levels_s {
  3678. #ifdef __BIG_ENDIAN_BITFIELD
  3679. uint64_t reserved_54_63:10;
  3680. uint64_t time:22;
  3681. uint64_t cnt:32;
  3682. #else
  3683. uint64_t cnt:32;
  3684. uint64_t time:22;
  3685. uint64_t reserved_54_63:10;
  3686. #endif
  3687. } s;
  3688. struct cvmx_npei_pkt_int_levels_s cn52xx;
  3689. struct cvmx_npei_pkt_int_levels_s cn56xx;
  3690. };
  3691. union cvmx_npei_pkt_iptr {
  3692. uint64_t u64;
  3693. struct cvmx_npei_pkt_iptr_s {
  3694. #ifdef __BIG_ENDIAN_BITFIELD
  3695. uint64_t reserved_32_63:32;
  3696. uint64_t iptr:32;
  3697. #else
  3698. uint64_t iptr:32;
  3699. uint64_t reserved_32_63:32;
  3700. #endif
  3701. } s;
  3702. struct cvmx_npei_pkt_iptr_s cn52xx;
  3703. struct cvmx_npei_pkt_iptr_s cn56xx;
  3704. };
  3705. union cvmx_npei_pkt_out_bmode {
  3706. uint64_t u64;
  3707. struct cvmx_npei_pkt_out_bmode_s {
  3708. #ifdef __BIG_ENDIAN_BITFIELD
  3709. uint64_t reserved_32_63:32;
  3710. uint64_t bmode:32;
  3711. #else
  3712. uint64_t bmode:32;
  3713. uint64_t reserved_32_63:32;
  3714. #endif
  3715. } s;
  3716. struct cvmx_npei_pkt_out_bmode_s cn52xx;
  3717. struct cvmx_npei_pkt_out_bmode_s cn56xx;
  3718. };
  3719. union cvmx_npei_pkt_out_enb {
  3720. uint64_t u64;
  3721. struct cvmx_npei_pkt_out_enb_s {
  3722. #ifdef __BIG_ENDIAN_BITFIELD
  3723. uint64_t reserved_32_63:32;
  3724. uint64_t enb:32;
  3725. #else
  3726. uint64_t enb:32;
  3727. uint64_t reserved_32_63:32;
  3728. #endif
  3729. } s;
  3730. struct cvmx_npei_pkt_out_enb_s cn52xx;
  3731. struct cvmx_npei_pkt_out_enb_s cn56xx;
  3732. };
  3733. union cvmx_npei_pkt_output_wmark {
  3734. uint64_t u64;
  3735. struct cvmx_npei_pkt_output_wmark_s {
  3736. #ifdef __BIG_ENDIAN_BITFIELD
  3737. uint64_t reserved_32_63:32;
  3738. uint64_t wmark:32;
  3739. #else
  3740. uint64_t wmark:32;
  3741. uint64_t reserved_32_63:32;
  3742. #endif
  3743. } s;
  3744. struct cvmx_npei_pkt_output_wmark_s cn52xx;
  3745. struct cvmx_npei_pkt_output_wmark_s cn56xx;
  3746. };
  3747. union cvmx_npei_pkt_pcie_port {
  3748. uint64_t u64;
  3749. struct cvmx_npei_pkt_pcie_port_s {
  3750. #ifdef __BIG_ENDIAN_BITFIELD
  3751. uint64_t pp:64;
  3752. #else
  3753. uint64_t pp:64;
  3754. #endif
  3755. } s;
  3756. struct cvmx_npei_pkt_pcie_port_s cn52xx;
  3757. struct cvmx_npei_pkt_pcie_port_s cn56xx;
  3758. };
  3759. union cvmx_npei_pkt_port_in_rst {
  3760. uint64_t u64;
  3761. struct cvmx_npei_pkt_port_in_rst_s {
  3762. #ifdef __BIG_ENDIAN_BITFIELD
  3763. uint64_t in_rst:32;
  3764. uint64_t out_rst:32;
  3765. #else
  3766. uint64_t out_rst:32;
  3767. uint64_t in_rst:32;
  3768. #endif
  3769. } s;
  3770. struct cvmx_npei_pkt_port_in_rst_s cn52xx;
  3771. struct cvmx_npei_pkt_port_in_rst_s cn56xx;
  3772. };
  3773. union cvmx_npei_pkt_slist_es {
  3774. uint64_t u64;
  3775. struct cvmx_npei_pkt_slist_es_s {
  3776. #ifdef __BIG_ENDIAN_BITFIELD
  3777. uint64_t es:64;
  3778. #else
  3779. uint64_t es:64;
  3780. #endif
  3781. } s;
  3782. struct cvmx_npei_pkt_slist_es_s cn52xx;
  3783. struct cvmx_npei_pkt_slist_es_s cn56xx;
  3784. };
  3785. union cvmx_npei_pkt_slist_id_size {
  3786. uint64_t u64;
  3787. struct cvmx_npei_pkt_slist_id_size_s {
  3788. #ifdef __BIG_ENDIAN_BITFIELD
  3789. uint64_t reserved_23_63:41;
  3790. uint64_t isize:7;
  3791. uint64_t bsize:16;
  3792. #else
  3793. uint64_t bsize:16;
  3794. uint64_t isize:7;
  3795. uint64_t reserved_23_63:41;
  3796. #endif
  3797. } s;
  3798. struct cvmx_npei_pkt_slist_id_size_s cn52xx;
  3799. struct cvmx_npei_pkt_slist_id_size_s cn56xx;
  3800. };
  3801. union cvmx_npei_pkt_slist_ns {
  3802. uint64_t u64;
  3803. struct cvmx_npei_pkt_slist_ns_s {
  3804. #ifdef __BIG_ENDIAN_BITFIELD
  3805. uint64_t reserved_32_63:32;
  3806. uint64_t nsr:32;
  3807. #else
  3808. uint64_t nsr:32;
  3809. uint64_t reserved_32_63:32;
  3810. #endif
  3811. } s;
  3812. struct cvmx_npei_pkt_slist_ns_s cn52xx;
  3813. struct cvmx_npei_pkt_slist_ns_s cn56xx;
  3814. };
  3815. union cvmx_npei_pkt_slist_ror {
  3816. uint64_t u64;
  3817. struct cvmx_npei_pkt_slist_ror_s {
  3818. #ifdef __BIG_ENDIAN_BITFIELD
  3819. uint64_t reserved_32_63:32;
  3820. uint64_t ror:32;
  3821. #else
  3822. uint64_t ror:32;
  3823. uint64_t reserved_32_63:32;
  3824. #endif
  3825. } s;
  3826. struct cvmx_npei_pkt_slist_ror_s cn52xx;
  3827. struct cvmx_npei_pkt_slist_ror_s cn56xx;
  3828. };
  3829. union cvmx_npei_pkt_time_int {
  3830. uint64_t u64;
  3831. struct cvmx_npei_pkt_time_int_s {
  3832. #ifdef __BIG_ENDIAN_BITFIELD
  3833. uint64_t reserved_32_63:32;
  3834. uint64_t port:32;
  3835. #else
  3836. uint64_t port:32;
  3837. uint64_t reserved_32_63:32;
  3838. #endif
  3839. } s;
  3840. struct cvmx_npei_pkt_time_int_s cn52xx;
  3841. struct cvmx_npei_pkt_time_int_s cn56xx;
  3842. };
  3843. union cvmx_npei_pkt_time_int_enb {
  3844. uint64_t u64;
  3845. struct cvmx_npei_pkt_time_int_enb_s {
  3846. #ifdef __BIG_ENDIAN_BITFIELD
  3847. uint64_t reserved_32_63:32;
  3848. uint64_t port:32;
  3849. #else
  3850. uint64_t port:32;
  3851. uint64_t reserved_32_63:32;
  3852. #endif
  3853. } s;
  3854. struct cvmx_npei_pkt_time_int_enb_s cn52xx;
  3855. struct cvmx_npei_pkt_time_int_enb_s cn56xx;
  3856. };
  3857. union cvmx_npei_rsl_int_blocks {
  3858. uint64_t u64;
  3859. struct cvmx_npei_rsl_int_blocks_s {
  3860. #ifdef __BIG_ENDIAN_BITFIELD
  3861. uint64_t reserved_31_63:33;
  3862. uint64_t iob:1;
  3863. uint64_t lmc1:1;
  3864. uint64_t agl:1;
  3865. uint64_t reserved_24_27:4;
  3866. uint64_t asxpcs1:1;
  3867. uint64_t asxpcs0:1;
  3868. uint64_t reserved_21_21:1;
  3869. uint64_t pip:1;
  3870. uint64_t spx1:1;
  3871. uint64_t spx0:1;
  3872. uint64_t lmc0:1;
  3873. uint64_t l2c:1;
  3874. uint64_t usb1:1;
  3875. uint64_t rad:1;
  3876. uint64_t usb:1;
  3877. uint64_t pow:1;
  3878. uint64_t tim:1;
  3879. uint64_t pko:1;
  3880. uint64_t ipd:1;
  3881. uint64_t reserved_8_8:1;
  3882. uint64_t zip:1;
  3883. uint64_t dfa:1;
  3884. uint64_t fpa:1;
  3885. uint64_t key:1;
  3886. uint64_t npei:1;
  3887. uint64_t gmx1:1;
  3888. uint64_t gmx0:1;
  3889. uint64_t mio:1;
  3890. #else
  3891. uint64_t mio:1;
  3892. uint64_t gmx0:1;
  3893. uint64_t gmx1:1;
  3894. uint64_t npei:1;
  3895. uint64_t key:1;
  3896. uint64_t fpa:1;
  3897. uint64_t dfa:1;
  3898. uint64_t zip:1;
  3899. uint64_t reserved_8_8:1;
  3900. uint64_t ipd:1;
  3901. uint64_t pko:1;
  3902. uint64_t tim:1;
  3903. uint64_t pow:1;
  3904. uint64_t usb:1;
  3905. uint64_t rad:1;
  3906. uint64_t usb1:1;
  3907. uint64_t l2c:1;
  3908. uint64_t lmc0:1;
  3909. uint64_t spx0:1;
  3910. uint64_t spx1:1;
  3911. uint64_t pip:1;
  3912. uint64_t reserved_21_21:1;
  3913. uint64_t asxpcs0:1;
  3914. uint64_t asxpcs1:1;
  3915. uint64_t reserved_24_27:4;
  3916. uint64_t agl:1;
  3917. uint64_t lmc1:1;
  3918. uint64_t iob:1;
  3919. uint64_t reserved_31_63:33;
  3920. #endif
  3921. } s;
  3922. struct cvmx_npei_rsl_int_blocks_s cn52xx;
  3923. struct cvmx_npei_rsl_int_blocks_s cn52xxp1;
  3924. struct cvmx_npei_rsl_int_blocks_s cn56xx;
  3925. struct cvmx_npei_rsl_int_blocks_s cn56xxp1;
  3926. };
  3927. union cvmx_npei_scratch_1 {
  3928. uint64_t u64;
  3929. struct cvmx_npei_scratch_1_s {
  3930. #ifdef __BIG_ENDIAN_BITFIELD
  3931. uint64_t data:64;
  3932. #else
  3933. uint64_t data:64;
  3934. #endif
  3935. } s;
  3936. struct cvmx_npei_scratch_1_s cn52xx;
  3937. struct cvmx_npei_scratch_1_s cn52xxp1;
  3938. struct cvmx_npei_scratch_1_s cn56xx;
  3939. struct cvmx_npei_scratch_1_s cn56xxp1;
  3940. };
  3941. union cvmx_npei_state1 {
  3942. uint64_t u64;
  3943. struct cvmx_npei_state1_s {
  3944. #ifdef __BIG_ENDIAN_BITFIELD
  3945. uint64_t cpl1:12;
  3946. uint64_t cpl0:12;
  3947. uint64_t arb:1;
  3948. uint64_t csr:39;
  3949. #else
  3950. uint64_t csr:39;
  3951. uint64_t arb:1;
  3952. uint64_t cpl0:12;
  3953. uint64_t cpl1:12;
  3954. #endif
  3955. } s;
  3956. struct cvmx_npei_state1_s cn52xx;
  3957. struct cvmx_npei_state1_s cn52xxp1;
  3958. struct cvmx_npei_state1_s cn56xx;
  3959. struct cvmx_npei_state1_s cn56xxp1;
  3960. };
  3961. union cvmx_npei_state2 {
  3962. uint64_t u64;
  3963. struct cvmx_npei_state2_s {
  3964. #ifdef __BIG_ENDIAN_BITFIELD
  3965. uint64_t reserved_48_63:16;
  3966. uint64_t npei:1;
  3967. uint64_t rac:1;
  3968. uint64_t csm1:15;
  3969. uint64_t csm0:15;
  3970. uint64_t nnp0:8;
  3971. uint64_t nnd:8;
  3972. #else
  3973. uint64_t nnd:8;
  3974. uint64_t nnp0:8;
  3975. uint64_t csm0:15;
  3976. uint64_t csm1:15;
  3977. uint64_t rac:1;
  3978. uint64_t npei:1;
  3979. uint64_t reserved_48_63:16;
  3980. #endif
  3981. } s;
  3982. struct cvmx_npei_state2_s cn52xx;
  3983. struct cvmx_npei_state2_s cn52xxp1;
  3984. struct cvmx_npei_state2_s cn56xx;
  3985. struct cvmx_npei_state2_s cn56xxp1;
  3986. };
  3987. union cvmx_npei_state3 {
  3988. uint64_t u64;
  3989. struct cvmx_npei_state3_s {
  3990. #ifdef __BIG_ENDIAN_BITFIELD
  3991. uint64_t reserved_56_63:8;
  3992. uint64_t psm1:15;
  3993. uint64_t psm0:15;
  3994. uint64_t nsm1:13;
  3995. uint64_t nsm0:13;
  3996. #else
  3997. uint64_t nsm0:13;
  3998. uint64_t nsm1:13;
  3999. uint64_t psm0:15;
  4000. uint64_t psm1:15;
  4001. uint64_t reserved_56_63:8;
  4002. #endif
  4003. } s;
  4004. struct cvmx_npei_state3_s cn52xx;
  4005. struct cvmx_npei_state3_s cn52xxp1;
  4006. struct cvmx_npei_state3_s cn56xx;
  4007. struct cvmx_npei_state3_s cn56xxp1;
  4008. };
  4009. union cvmx_npei_win_rd_addr {
  4010. uint64_t u64;
  4011. struct cvmx_npei_win_rd_addr_s {
  4012. #ifdef __BIG_ENDIAN_BITFIELD
  4013. uint64_t reserved_51_63:13;
  4014. uint64_t ld_cmd:2;
  4015. uint64_t iobit:1;
  4016. uint64_t rd_addr:48;
  4017. #else
  4018. uint64_t rd_addr:48;
  4019. uint64_t iobit:1;
  4020. uint64_t ld_cmd:2;
  4021. uint64_t reserved_51_63:13;
  4022. #endif
  4023. } s;
  4024. struct cvmx_npei_win_rd_addr_s cn52xx;
  4025. struct cvmx_npei_win_rd_addr_s cn52xxp1;
  4026. struct cvmx_npei_win_rd_addr_s cn56xx;
  4027. struct cvmx_npei_win_rd_addr_s cn56xxp1;
  4028. };
  4029. union cvmx_npei_win_rd_data {
  4030. uint64_t u64;
  4031. struct cvmx_npei_win_rd_data_s {
  4032. #ifdef __BIG_ENDIAN_BITFIELD
  4033. uint64_t rd_data:64;
  4034. #else
  4035. uint64_t rd_data:64;
  4036. #endif
  4037. } s;
  4038. struct cvmx_npei_win_rd_data_s cn52xx;
  4039. struct cvmx_npei_win_rd_data_s cn52xxp1;
  4040. struct cvmx_npei_win_rd_data_s cn56xx;
  4041. struct cvmx_npei_win_rd_data_s cn56xxp1;
  4042. };
  4043. union cvmx_npei_win_wr_addr {
  4044. uint64_t u64;
  4045. struct cvmx_npei_win_wr_addr_s {
  4046. #ifdef __BIG_ENDIAN_BITFIELD
  4047. uint64_t reserved_49_63:15;
  4048. uint64_t iobit:1;
  4049. uint64_t wr_addr:46;
  4050. uint64_t reserved_0_1:2;
  4051. #else
  4052. uint64_t reserved_0_1:2;
  4053. uint64_t wr_addr:46;
  4054. uint64_t iobit:1;
  4055. uint64_t reserved_49_63:15;
  4056. #endif
  4057. } s;
  4058. struct cvmx_npei_win_wr_addr_s cn52xx;
  4059. struct cvmx_npei_win_wr_addr_s cn52xxp1;
  4060. struct cvmx_npei_win_wr_addr_s cn56xx;
  4061. struct cvmx_npei_win_wr_addr_s cn56xxp1;
  4062. };
  4063. union cvmx_npei_win_wr_data {
  4064. uint64_t u64;
  4065. struct cvmx_npei_win_wr_data_s {
  4066. #ifdef __BIG_ENDIAN_BITFIELD
  4067. uint64_t wr_data:64;
  4068. #else
  4069. uint64_t wr_data:64;
  4070. #endif
  4071. } s;
  4072. struct cvmx_npei_win_wr_data_s cn52xx;
  4073. struct cvmx_npei_win_wr_data_s cn52xxp1;
  4074. struct cvmx_npei_win_wr_data_s cn56xx;
  4075. struct cvmx_npei_win_wr_data_s cn56xxp1;
  4076. };
  4077. union cvmx_npei_win_wr_mask {
  4078. uint64_t u64;
  4079. struct cvmx_npei_win_wr_mask_s {
  4080. #ifdef __BIG_ENDIAN_BITFIELD
  4081. uint64_t reserved_8_63:56;
  4082. uint64_t wr_mask:8;
  4083. #else
  4084. uint64_t wr_mask:8;
  4085. uint64_t reserved_8_63:56;
  4086. #endif
  4087. } s;
  4088. struct cvmx_npei_win_wr_mask_s cn52xx;
  4089. struct cvmx_npei_win_wr_mask_s cn52xxp1;
  4090. struct cvmx_npei_win_wr_mask_s cn56xx;
  4091. struct cvmx_npei_win_wr_mask_s cn56xxp1;
  4092. };
  4093. union cvmx_npei_window_ctl {
  4094. uint64_t u64;
  4095. struct cvmx_npei_window_ctl_s {
  4096. #ifdef __BIG_ENDIAN_BITFIELD
  4097. uint64_t reserved_32_63:32;
  4098. uint64_t time:32;
  4099. #else
  4100. uint64_t time:32;
  4101. uint64_t reserved_32_63:32;
  4102. #endif
  4103. } s;
  4104. struct cvmx_npei_window_ctl_s cn52xx;
  4105. struct cvmx_npei_window_ctl_s cn52xxp1;
  4106. struct cvmx_npei_window_ctl_s cn56xx;
  4107. struct cvmx_npei_window_ctl_s cn56xxp1;
  4108. };
  4109. #endif