12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: support@caviumnetworks.com
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_NPEI_DEFS_H__
- #define __CVMX_NPEI_DEFS_H__
- #define CVMX_NPEI_BAR1_INDEXX(offset) (0x0000000000000000ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_BIST_STATUS (0x0000000000000580ull)
- #define CVMX_NPEI_BIST_STATUS2 (0x0000000000000680ull)
- #define CVMX_NPEI_CTL_PORT0 (0x0000000000000250ull)
- #define CVMX_NPEI_CTL_PORT1 (0x0000000000000260ull)
- #define CVMX_NPEI_CTL_STATUS (0x0000000000000570ull)
- #define CVMX_NPEI_CTL_STATUS2 (0x0000000000003C00ull)
- #define CVMX_NPEI_DATA_OUT_CNT (0x00000000000005F0ull)
- #define CVMX_NPEI_DBG_DATA (0x0000000000000510ull)
- #define CVMX_NPEI_DBG_SELECT (0x0000000000000500ull)
- #define CVMX_NPEI_DMA0_INT_LEVEL (0x00000000000005C0ull)
- #define CVMX_NPEI_DMA1_INT_LEVEL (0x00000000000005D0ull)
- #define CVMX_NPEI_DMAX_COUNTS(offset) (0x0000000000000450ull + ((offset) & 7) * 16)
- #define CVMX_NPEI_DMAX_DBELL(offset) (0x00000000000003B0ull + ((offset) & 7) * 16)
- #define CVMX_NPEI_DMAX_IBUFF_SADDR(offset) (0x0000000000000400ull + ((offset) & 7) * 16)
- #define CVMX_NPEI_DMAX_NADDR(offset) (0x00000000000004A0ull + ((offset) & 7) * 16)
- #define CVMX_NPEI_DMA_CNTS (0x00000000000005E0ull)
- #define CVMX_NPEI_DMA_CONTROL (0x00000000000003A0ull)
- #define CVMX_NPEI_DMA_PCIE_REQ_NUM (0x00000000000005B0ull)
- #define CVMX_NPEI_DMA_STATE1 (0x00000000000006C0ull)
- #define CVMX_NPEI_DMA_STATE1_P1 (0x0000000000000680ull)
- #define CVMX_NPEI_DMA_STATE2 (0x00000000000006D0ull)
- #define CVMX_NPEI_DMA_STATE2_P1 (0x0000000000000690ull)
- #define CVMX_NPEI_DMA_STATE3_P1 (0x00000000000006A0ull)
- #define CVMX_NPEI_DMA_STATE4_P1 (0x00000000000006B0ull)
- #define CVMX_NPEI_DMA_STATE5_P1 (0x00000000000006C0ull)
- #define CVMX_NPEI_INT_A_ENB (0x0000000000000560ull)
- #define CVMX_NPEI_INT_A_ENB2 (0x0000000000003CE0ull)
- #define CVMX_NPEI_INT_A_SUM (0x0000000000000550ull)
- #define CVMX_NPEI_INT_ENB (0x0000000000000540ull)
- #define CVMX_NPEI_INT_ENB2 (0x0000000000003CD0ull)
- #define CVMX_NPEI_INT_INFO (0x0000000000000590ull)
- #define CVMX_NPEI_INT_SUM (0x0000000000000530ull)
- #define CVMX_NPEI_INT_SUM2 (0x0000000000003CC0ull)
- #define CVMX_NPEI_LAST_WIN_RDATA0 (0x0000000000000600ull)
- #define CVMX_NPEI_LAST_WIN_RDATA1 (0x0000000000000610ull)
- #define CVMX_NPEI_MEM_ACCESS_CTL (0x00000000000004F0ull)
- #define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000280ull + ((offset) & 31) * 16 - 16*12)
- #define CVMX_NPEI_MSI_ENB0 (0x0000000000003C50ull)
- #define CVMX_NPEI_MSI_ENB1 (0x0000000000003C60ull)
- #define CVMX_NPEI_MSI_ENB2 (0x0000000000003C70ull)
- #define CVMX_NPEI_MSI_ENB3 (0x0000000000003C80ull)
- #define CVMX_NPEI_MSI_RCV0 (0x0000000000003C10ull)
- #define CVMX_NPEI_MSI_RCV1 (0x0000000000003C20ull)
- #define CVMX_NPEI_MSI_RCV2 (0x0000000000003C30ull)
- #define CVMX_NPEI_MSI_RCV3 (0x0000000000003C40ull)
- #define CVMX_NPEI_MSI_RD_MAP (0x0000000000003CA0ull)
- #define CVMX_NPEI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
- #define CVMX_NPEI_MSI_W1C_ENB1 (0x0000000000003D00ull)
- #define CVMX_NPEI_MSI_W1C_ENB2 (0x0000000000003D10ull)
- #define CVMX_NPEI_MSI_W1C_ENB3 (0x0000000000003D20ull)
- #define CVMX_NPEI_MSI_W1S_ENB0 (0x0000000000003D30ull)
- #define CVMX_NPEI_MSI_W1S_ENB1 (0x0000000000003D40ull)
- #define CVMX_NPEI_MSI_W1S_ENB2 (0x0000000000003D50ull)
- #define CVMX_NPEI_MSI_W1S_ENB3 (0x0000000000003D60ull)
- #define CVMX_NPEI_MSI_WR_MAP (0x0000000000003C90ull)
- #define CVMX_NPEI_PCIE_CREDIT_CNT (0x0000000000003D70ull)
- #define CVMX_NPEI_PCIE_MSI_RCV (0x0000000000003CB0ull)
- #define CVMX_NPEI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
- #define CVMX_NPEI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
- #define CVMX_NPEI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
- #define CVMX_NPEI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKT_CNT_INT (0x0000000000001110ull)
- #define CVMX_NPEI_PKT_CNT_INT_ENB (0x0000000000001130ull)
- #define CVMX_NPEI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
- #define CVMX_NPEI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
- #define CVMX_NPEI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
- #define CVMX_NPEI_PKT_DPADDR (0x0000000000001080ull)
- #define CVMX_NPEI_PKT_INPUT_CONTROL (0x0000000000001150ull)
- #define CVMX_NPEI_PKT_INSTR_ENB (0x0000000000001000ull)
- #define CVMX_NPEI_PKT_INSTR_RD_SIZE (0x0000000000001190ull)
- #define CVMX_NPEI_PKT_INSTR_SIZE (0x0000000000001020ull)
- #define CVMX_NPEI_PKT_INT_LEVELS (0x0000000000001100ull)
- #define CVMX_NPEI_PKT_IN_BP (0x00000000000006B0ull)
- #define CVMX_NPEI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
- #define CVMX_NPEI_PKT_IN_INSTR_COUNTS (0x00000000000006A0ull)
- #define CVMX_NPEI_PKT_IN_PCIE_PORT (0x00000000000011A0ull)
- #define CVMX_NPEI_PKT_IPTR (0x0000000000001070ull)
- #define CVMX_NPEI_PKT_OUTPUT_WMARK (0x0000000000001160ull)
- #define CVMX_NPEI_PKT_OUT_BMODE (0x00000000000010D0ull)
- #define CVMX_NPEI_PKT_OUT_ENB (0x0000000000001010ull)
- #define CVMX_NPEI_PKT_PCIE_PORT (0x00000000000010E0ull)
- #define CVMX_NPEI_PKT_PORT_IN_RST (0x0000000000000690ull)
- #define CVMX_NPEI_PKT_SLIST_ES (0x0000000000001050ull)
- #define CVMX_NPEI_PKT_SLIST_ID_SIZE (0x0000000000001180ull)
- #define CVMX_NPEI_PKT_SLIST_NS (0x0000000000001040ull)
- #define CVMX_NPEI_PKT_SLIST_ROR (0x0000000000001030ull)
- #define CVMX_NPEI_PKT_TIME_INT (0x0000000000001120ull)
- #define CVMX_NPEI_PKT_TIME_INT_ENB (0x0000000000001140ull)
- #define CVMX_NPEI_RSL_INT_BLOCKS (0x0000000000000520ull)
- #define CVMX_NPEI_SCRATCH_1 (0x0000000000000270ull)
- #define CVMX_NPEI_STATE1 (0x0000000000000620ull)
- #define CVMX_NPEI_STATE2 (0x0000000000000630ull)
- #define CVMX_NPEI_STATE3 (0x0000000000000640ull)
- #define CVMX_NPEI_WINDOW_CTL (0x0000000000000380ull)
- #define CVMX_NPEI_WIN_RD_ADDR (0x0000000000000210ull)
- #define CVMX_NPEI_WIN_RD_DATA (0x0000000000000240ull)
- #define CVMX_NPEI_WIN_WR_ADDR (0x0000000000000200ull)
- #define CVMX_NPEI_WIN_WR_DATA (0x0000000000000220ull)
- #define CVMX_NPEI_WIN_WR_MASK (0x0000000000000230ull)
- union cvmx_npei_bar1_indexx {
- uint32_t u32;
- struct cvmx_npei_bar1_indexx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_18_31:14;
- uint32_t addr_idx:14;
- uint32_t ca:1;
- uint32_t end_swp:2;
- uint32_t addr_v:1;
- #else
- uint32_t addr_v:1;
- uint32_t end_swp:2;
- uint32_t ca:1;
- uint32_t addr_idx:14;
- uint32_t reserved_18_31:14;
- #endif
- } s;
- struct cvmx_npei_bar1_indexx_s cn52xx;
- struct cvmx_npei_bar1_indexx_s cn52xxp1;
- struct cvmx_npei_bar1_indexx_s cn56xx;
- struct cvmx_npei_bar1_indexx_s cn56xxp1;
- };
- union cvmx_npei_bist_status {
- uint64_t u64;
- struct cvmx_npei_bist_status_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pkt_rdf:1;
- uint64_t reserved_60_62:3;
- uint64_t pcr_gim:1;
- uint64_t pkt_pif:1;
- uint64_t pcsr_int:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_sl:1;
- uint64_t reserved_50_52:3;
- uint64_t pkt_ind:1;
- uint64_t pkt_slm:1;
- uint64_t reserved_36_47:12;
- uint64_t d0_pst:1;
- uint64_t d1_pst:1;
- uint64_t d2_pst:1;
- uint64_t d3_pst:1;
- uint64_t reserved_31_31:1;
- uint64_t n2p0_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p1_o:1;
- uint64_t cpl_p0:1;
- uint64_t cpl_p1:1;
- uint64_t p2n1_po:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_co:1;
- uint64_t p2n0_po:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_p1:1;
- uint64_t csm0:1;
- uint64_t csm1:1;
- uint64_t dif0:1;
- uint64_t dif1:1;
- uint64_t dif2:1;
- uint64_t dif3:1;
- uint64_t reserved_2_2:1;
- uint64_t msi:1;
- uint64_t ncb_cmd:1;
- #else
- uint64_t ncb_cmd:1;
- uint64_t msi:1;
- uint64_t reserved_2_2:1;
- uint64_t dif3:1;
- uint64_t dif2:1;
- uint64_t dif1:1;
- uint64_t dif0:1;
- uint64_t csm1:1;
- uint64_t csm0:1;
- uint64_t p2n1_p1:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_po:1;
- uint64_t p2n1_co:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_po:1;
- uint64_t cpl_p1:1;
- uint64_t cpl_p0:1;
- uint64_t n2p1_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p0_c:1;
- uint64_t reserved_31_31:1;
- uint64_t d3_pst:1;
- uint64_t d2_pst:1;
- uint64_t d1_pst:1;
- uint64_t d0_pst:1;
- uint64_t reserved_36_47:12;
- uint64_t pkt_slm:1;
- uint64_t pkt_ind:1;
- uint64_t reserved_50_52:3;
- uint64_t pcsr_sl:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_int:1;
- uint64_t pkt_pif:1;
- uint64_t pcr_gim:1;
- uint64_t reserved_60_62:3;
- uint64_t pkt_rdf:1;
- #endif
- } s;
- struct cvmx_npei_bist_status_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pkt_rdf:1;
- uint64_t reserved_60_62:3;
- uint64_t pcr_gim:1;
- uint64_t pkt_pif:1;
- uint64_t pcsr_int:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_sl:1;
- uint64_t pkt_imem:1;
- uint64_t pkt_pfm:1;
- uint64_t pkt_pof:1;
- uint64_t reserved_48_49:2;
- uint64_t pkt_pop0:1;
- uint64_t pkt_pop1:1;
- uint64_t d0_mem:1;
- uint64_t d1_mem:1;
- uint64_t d2_mem:1;
- uint64_t d3_mem:1;
- uint64_t d4_mem:1;
- uint64_t ds_mem:1;
- uint64_t reserved_36_39:4;
- uint64_t d0_pst:1;
- uint64_t d1_pst:1;
- uint64_t d2_pst:1;
- uint64_t d3_pst:1;
- uint64_t d4_pst:1;
- uint64_t n2p0_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p1_o:1;
- uint64_t cpl_p0:1;
- uint64_t cpl_p1:1;
- uint64_t p2n1_po:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_co:1;
- uint64_t p2n0_po:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_p1:1;
- uint64_t csm0:1;
- uint64_t csm1:1;
- uint64_t dif0:1;
- uint64_t dif1:1;
- uint64_t dif2:1;
- uint64_t dif3:1;
- uint64_t dif4:1;
- uint64_t msi:1;
- uint64_t ncb_cmd:1;
- #else
- uint64_t ncb_cmd:1;
- uint64_t msi:1;
- uint64_t dif4:1;
- uint64_t dif3:1;
- uint64_t dif2:1;
- uint64_t dif1:1;
- uint64_t dif0:1;
- uint64_t csm1:1;
- uint64_t csm0:1;
- uint64_t p2n1_p1:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_po:1;
- uint64_t p2n1_co:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_po:1;
- uint64_t cpl_p1:1;
- uint64_t cpl_p0:1;
- uint64_t n2p1_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p0_c:1;
- uint64_t d4_pst:1;
- uint64_t d3_pst:1;
- uint64_t d2_pst:1;
- uint64_t d1_pst:1;
- uint64_t d0_pst:1;
- uint64_t reserved_36_39:4;
- uint64_t ds_mem:1;
- uint64_t d4_mem:1;
- uint64_t d3_mem:1;
- uint64_t d2_mem:1;
- uint64_t d1_mem:1;
- uint64_t d0_mem:1;
- uint64_t pkt_pop1:1;
- uint64_t pkt_pop0:1;
- uint64_t reserved_48_49:2;
- uint64_t pkt_pof:1;
- uint64_t pkt_pfm:1;
- uint64_t pkt_imem:1;
- uint64_t pcsr_sl:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_int:1;
- uint64_t pkt_pif:1;
- uint64_t pcr_gim:1;
- uint64_t reserved_60_62:3;
- uint64_t pkt_rdf:1;
- #endif
- } cn52xx;
- struct cvmx_npei_bist_status_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_46_63:18;
- uint64_t d0_mem0:1;
- uint64_t d1_mem1:1;
- uint64_t d2_mem2:1;
- uint64_t d3_mem3:1;
- uint64_t dr0_mem:1;
- uint64_t d0_mem:1;
- uint64_t d1_mem:1;
- uint64_t d2_mem:1;
- uint64_t d3_mem:1;
- uint64_t dr1_mem:1;
- uint64_t d0_pst:1;
- uint64_t d1_pst:1;
- uint64_t d2_pst:1;
- uint64_t d3_pst:1;
- uint64_t dr2_mem:1;
- uint64_t n2p0_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p1_o:1;
- uint64_t cpl_p0:1;
- uint64_t cpl_p1:1;
- uint64_t p2n1_po:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_co:1;
- uint64_t p2n0_po:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_p1:1;
- uint64_t csm0:1;
- uint64_t csm1:1;
- uint64_t dif0:1;
- uint64_t dif1:1;
- uint64_t dif2:1;
- uint64_t dif3:1;
- uint64_t dr3_mem:1;
- uint64_t msi:1;
- uint64_t ncb_cmd:1;
- #else
- uint64_t ncb_cmd:1;
- uint64_t msi:1;
- uint64_t dr3_mem:1;
- uint64_t dif3:1;
- uint64_t dif2:1;
- uint64_t dif1:1;
- uint64_t dif0:1;
- uint64_t csm1:1;
- uint64_t csm0:1;
- uint64_t p2n1_p1:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_po:1;
- uint64_t p2n1_co:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_po:1;
- uint64_t cpl_p1:1;
- uint64_t cpl_p0:1;
- uint64_t n2p1_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p0_c:1;
- uint64_t dr2_mem:1;
- uint64_t d3_pst:1;
- uint64_t d2_pst:1;
- uint64_t d1_pst:1;
- uint64_t d0_pst:1;
- uint64_t dr1_mem:1;
- uint64_t d3_mem:1;
- uint64_t d2_mem:1;
- uint64_t d1_mem:1;
- uint64_t d0_mem:1;
- uint64_t dr0_mem:1;
- uint64_t d3_mem3:1;
- uint64_t d2_mem2:1;
- uint64_t d1_mem1:1;
- uint64_t d0_mem0:1;
- uint64_t reserved_46_63:18;
- #endif
- } cn52xxp1;
- struct cvmx_npei_bist_status_cn52xx cn56xx;
- struct cvmx_npei_bist_status_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_58_63:6;
- uint64_t pcsr_int:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_sl:1;
- uint64_t pkt_pout:1;
- uint64_t pkt_imem:1;
- uint64_t pkt_cntm:1;
- uint64_t pkt_ind:1;
- uint64_t pkt_slm:1;
- uint64_t pkt_odf:1;
- uint64_t pkt_oif:1;
- uint64_t pkt_out:1;
- uint64_t pkt_i0:1;
- uint64_t pkt_i1:1;
- uint64_t pkt_s0:1;
- uint64_t pkt_s1:1;
- uint64_t d0_mem:1;
- uint64_t d1_mem:1;
- uint64_t d2_mem:1;
- uint64_t d3_mem:1;
- uint64_t d4_mem:1;
- uint64_t d0_pst:1;
- uint64_t d1_pst:1;
- uint64_t d2_pst:1;
- uint64_t d3_pst:1;
- uint64_t d4_pst:1;
- uint64_t n2p0_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p1_o:1;
- uint64_t cpl_p0:1;
- uint64_t cpl_p1:1;
- uint64_t p2n1_po:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_co:1;
- uint64_t p2n0_po:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_p1:1;
- uint64_t csm0:1;
- uint64_t csm1:1;
- uint64_t dif0:1;
- uint64_t dif1:1;
- uint64_t dif2:1;
- uint64_t dif3:1;
- uint64_t dif4:1;
- uint64_t msi:1;
- uint64_t ncb_cmd:1;
- #else
- uint64_t ncb_cmd:1;
- uint64_t msi:1;
- uint64_t dif4:1;
- uint64_t dif3:1;
- uint64_t dif2:1;
- uint64_t dif1:1;
- uint64_t dif0:1;
- uint64_t csm1:1;
- uint64_t csm0:1;
- uint64_t p2n1_p1:1;
- uint64_t p2n1_p0:1;
- uint64_t p2n1_n:1;
- uint64_t p2n1_c1:1;
- uint64_t p2n1_c0:1;
- uint64_t p2n0_p1:1;
- uint64_t p2n0_p0:1;
- uint64_t p2n0_n:1;
- uint64_t p2n0_c1:1;
- uint64_t p2n0_c0:1;
- uint64_t p2n0_co:1;
- uint64_t p2n0_no:1;
- uint64_t p2n0_po:1;
- uint64_t p2n1_co:1;
- uint64_t p2n1_no:1;
- uint64_t p2n1_po:1;
- uint64_t cpl_p1:1;
- uint64_t cpl_p0:1;
- uint64_t n2p1_o:1;
- uint64_t n2p1_c:1;
- uint64_t n2p0_o:1;
- uint64_t n2p0_c:1;
- uint64_t d4_pst:1;
- uint64_t d3_pst:1;
- uint64_t d2_pst:1;
- uint64_t d1_pst:1;
- uint64_t d0_pst:1;
- uint64_t d4_mem:1;
- uint64_t d3_mem:1;
- uint64_t d2_mem:1;
- uint64_t d1_mem:1;
- uint64_t d0_mem:1;
- uint64_t pkt_s1:1;
- uint64_t pkt_s0:1;
- uint64_t pkt_i1:1;
- uint64_t pkt_i0:1;
- uint64_t pkt_out:1;
- uint64_t pkt_oif:1;
- uint64_t pkt_odf:1;
- uint64_t pkt_slm:1;
- uint64_t pkt_ind:1;
- uint64_t pkt_cntm:1;
- uint64_t pkt_imem:1;
- uint64_t pkt_pout:1;
- uint64_t pcsr_sl:1;
- uint64_t pcsr_id:1;
- uint64_t pcsr_cnt:1;
- uint64_t pcsr_im:1;
- uint64_t pcsr_int:1;
- uint64_t reserved_58_63:6;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_bist_status2 {
- uint64_t u64;
- struct cvmx_npei_bist_status2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_14_63:50;
- uint64_t prd_tag:1;
- uint64_t prd_st0:1;
- uint64_t prd_st1:1;
- uint64_t prd_err:1;
- uint64_t nrd_st:1;
- uint64_t nwe_st:1;
- uint64_t nwe_wr0:1;
- uint64_t nwe_wr1:1;
- uint64_t pkt_rd:1;
- uint64_t psc_p0:1;
- uint64_t psc_p1:1;
- uint64_t pkt_gd:1;
- uint64_t pkt_gl:1;
- uint64_t pkt_blk:1;
- #else
- uint64_t pkt_blk:1;
- uint64_t pkt_gl:1;
- uint64_t pkt_gd:1;
- uint64_t psc_p1:1;
- uint64_t psc_p0:1;
- uint64_t pkt_rd:1;
- uint64_t nwe_wr1:1;
- uint64_t nwe_wr0:1;
- uint64_t nwe_st:1;
- uint64_t nrd_st:1;
- uint64_t prd_err:1;
- uint64_t prd_st1:1;
- uint64_t prd_st0:1;
- uint64_t prd_tag:1;
- uint64_t reserved_14_63:50;
- #endif
- } s;
- struct cvmx_npei_bist_status2_s cn52xx;
- struct cvmx_npei_bist_status2_s cn56xx;
- };
- union cvmx_npei_ctl_port0 {
- uint64_t u64;
- struct cvmx_npei_ctl_port0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_21_63:43;
- uint64_t waitl_com:1;
- uint64_t intd:1;
- uint64_t intc:1;
- uint64_t intb:1;
- uint64_t inta:1;
- uint64_t intd_map:2;
- uint64_t intc_map:2;
- uint64_t intb_map:2;
- uint64_t inta_map:2;
- uint64_t ctlp_ro:1;
- uint64_t reserved_6_6:1;
- uint64_t ptlp_ro:1;
- uint64_t bar2_enb:1;
- uint64_t bar2_esx:2;
- uint64_t bar2_cax:1;
- uint64_t wait_com:1;
- #else
- uint64_t wait_com:1;
- uint64_t bar2_cax:1;
- uint64_t bar2_esx:2;
- uint64_t bar2_enb:1;
- uint64_t ptlp_ro:1;
- uint64_t reserved_6_6:1;
- uint64_t ctlp_ro:1;
- uint64_t inta_map:2;
- uint64_t intb_map:2;
- uint64_t intc_map:2;
- uint64_t intd_map:2;
- uint64_t inta:1;
- uint64_t intb:1;
- uint64_t intc:1;
- uint64_t intd:1;
- uint64_t waitl_com:1;
- uint64_t reserved_21_63:43;
- #endif
- } s;
- struct cvmx_npei_ctl_port0_s cn52xx;
- struct cvmx_npei_ctl_port0_s cn52xxp1;
- struct cvmx_npei_ctl_port0_s cn56xx;
- struct cvmx_npei_ctl_port0_s cn56xxp1;
- };
- union cvmx_npei_ctl_port1 {
- uint64_t u64;
- struct cvmx_npei_ctl_port1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_21_63:43;
- uint64_t waitl_com:1;
- uint64_t intd:1;
- uint64_t intc:1;
- uint64_t intb:1;
- uint64_t inta:1;
- uint64_t intd_map:2;
- uint64_t intc_map:2;
- uint64_t intb_map:2;
- uint64_t inta_map:2;
- uint64_t ctlp_ro:1;
- uint64_t reserved_6_6:1;
- uint64_t ptlp_ro:1;
- uint64_t bar2_enb:1;
- uint64_t bar2_esx:2;
- uint64_t bar2_cax:1;
- uint64_t wait_com:1;
- #else
- uint64_t wait_com:1;
- uint64_t bar2_cax:1;
- uint64_t bar2_esx:2;
- uint64_t bar2_enb:1;
- uint64_t ptlp_ro:1;
- uint64_t reserved_6_6:1;
- uint64_t ctlp_ro:1;
- uint64_t inta_map:2;
- uint64_t intb_map:2;
- uint64_t intc_map:2;
- uint64_t intd_map:2;
- uint64_t inta:1;
- uint64_t intb:1;
- uint64_t intc:1;
- uint64_t intd:1;
- uint64_t waitl_com:1;
- uint64_t reserved_21_63:43;
- #endif
- } s;
- struct cvmx_npei_ctl_port1_s cn52xx;
- struct cvmx_npei_ctl_port1_s cn52xxp1;
- struct cvmx_npei_ctl_port1_s cn56xx;
- struct cvmx_npei_ctl_port1_s cn56xxp1;
- };
- union cvmx_npei_ctl_status {
- uint64_t u64;
- struct cvmx_npei_ctl_status_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t p1_ntags:6;
- uint64_t p0_ntags:6;
- uint64_t cfg_rtry:16;
- uint64_t ring_en:1;
- uint64_t lnk_rst:1;
- uint64_t arb:1;
- uint64_t pkt_bp:4;
- uint64_t host_mode:1;
- uint64_t chip_rev:8;
- #else
- uint64_t chip_rev:8;
- uint64_t host_mode:1;
- uint64_t pkt_bp:4;
- uint64_t arb:1;
- uint64_t lnk_rst:1;
- uint64_t ring_en:1;
- uint64_t cfg_rtry:16;
- uint64_t p0_ntags:6;
- uint64_t p1_ntags:6;
- uint64_t reserved_44_63:20;
- #endif
- } s;
- struct cvmx_npei_ctl_status_s cn52xx;
- struct cvmx_npei_ctl_status_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t p1_ntags:6;
- uint64_t p0_ntags:6;
- uint64_t cfg_rtry:16;
- uint64_t reserved_15_15:1;
- uint64_t lnk_rst:1;
- uint64_t arb:1;
- uint64_t reserved_9_12:4;
- uint64_t host_mode:1;
- uint64_t chip_rev:8;
- #else
- uint64_t chip_rev:8;
- uint64_t host_mode:1;
- uint64_t reserved_9_12:4;
- uint64_t arb:1;
- uint64_t lnk_rst:1;
- uint64_t reserved_15_15:1;
- uint64_t cfg_rtry:16;
- uint64_t p0_ntags:6;
- uint64_t p1_ntags:6;
- uint64_t reserved_44_63:20;
- #endif
- } cn52xxp1;
- struct cvmx_npei_ctl_status_s cn56xx;
- struct cvmx_npei_ctl_status_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_15_63:49;
- uint64_t lnk_rst:1;
- uint64_t arb:1;
- uint64_t pkt_bp:4;
- uint64_t host_mode:1;
- uint64_t chip_rev:8;
- #else
- uint64_t chip_rev:8;
- uint64_t host_mode:1;
- uint64_t pkt_bp:4;
- uint64_t arb:1;
- uint64_t lnk_rst:1;
- uint64_t reserved_15_63:49;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_ctl_status2 {
- uint64_t u64;
- struct cvmx_npei_ctl_status2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t mps:1;
- uint64_t mrrs:3;
- uint64_t c1_w_flt:1;
- uint64_t c0_w_flt:1;
- uint64_t c1_b1_s:3;
- uint64_t c0_b1_s:3;
- uint64_t c1_wi_d:1;
- uint64_t c1_b0_d:1;
- uint64_t c0_wi_d:1;
- uint64_t c0_b0_d:1;
- #else
- uint64_t c0_b0_d:1;
- uint64_t c0_wi_d:1;
- uint64_t c1_b0_d:1;
- uint64_t c1_wi_d:1;
- uint64_t c0_b1_s:3;
- uint64_t c1_b1_s:3;
- uint64_t c0_w_flt:1;
- uint64_t c1_w_flt:1;
- uint64_t mrrs:3;
- uint64_t mps:1;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_npei_ctl_status2_s cn52xx;
- struct cvmx_npei_ctl_status2_s cn52xxp1;
- struct cvmx_npei_ctl_status2_s cn56xx;
- struct cvmx_npei_ctl_status2_s cn56xxp1;
- };
- union cvmx_npei_data_out_cnt {
- uint64_t u64;
- struct cvmx_npei_data_out_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t p1_ucnt:16;
- uint64_t p1_fcnt:6;
- uint64_t p0_ucnt:16;
- uint64_t p0_fcnt:6;
- #else
- uint64_t p0_fcnt:6;
- uint64_t p0_ucnt:16;
- uint64_t p1_fcnt:6;
- uint64_t p1_ucnt:16;
- uint64_t reserved_44_63:20;
- #endif
- } s;
- struct cvmx_npei_data_out_cnt_s cn52xx;
- struct cvmx_npei_data_out_cnt_s cn52xxp1;
- struct cvmx_npei_data_out_cnt_s cn56xx;
- struct cvmx_npei_data_out_cnt_s cn56xxp1;
- };
- union cvmx_npei_dbg_data {
- uint64_t u64;
- struct cvmx_npei_dbg_data_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t qlm0_rev_lanes:1;
- uint64_t reserved_25_26:2;
- uint64_t qlm1_spd:2;
- uint64_t c_mul:5;
- uint64_t dsel_ext:1;
- uint64_t data:17;
- #else
- uint64_t data:17;
- uint64_t dsel_ext:1;
- uint64_t c_mul:5;
- uint64_t qlm1_spd:2;
- uint64_t reserved_25_26:2;
- uint64_t qlm0_rev_lanes:1;
- uint64_t reserved_28_63:36;
- #endif
- } s;
- struct cvmx_npei_dbg_data_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t qlm0_link_width:1;
- uint64_t qlm0_rev_lanes:1;
- uint64_t qlm1_mode:2;
- uint64_t qlm1_spd:2;
- uint64_t c_mul:5;
- uint64_t dsel_ext:1;
- uint64_t data:17;
- #else
- uint64_t data:17;
- uint64_t dsel_ext:1;
- uint64_t c_mul:5;
- uint64_t qlm1_spd:2;
- uint64_t qlm1_mode:2;
- uint64_t qlm0_rev_lanes:1;
- uint64_t qlm0_link_width:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn52xx;
- struct cvmx_npei_dbg_data_cn52xx cn52xxp1;
- struct cvmx_npei_dbg_data_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t qlm2_rev_lanes:1;
- uint64_t qlm0_rev_lanes:1;
- uint64_t qlm3_spd:2;
- uint64_t qlm1_spd:2;
- uint64_t c_mul:5;
- uint64_t dsel_ext:1;
- uint64_t data:17;
- #else
- uint64_t data:17;
- uint64_t dsel_ext:1;
- uint64_t c_mul:5;
- uint64_t qlm1_spd:2;
- uint64_t qlm3_spd:2;
- uint64_t qlm0_rev_lanes:1;
- uint64_t qlm2_rev_lanes:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn56xx;
- struct cvmx_npei_dbg_data_cn56xx cn56xxp1;
- };
- union cvmx_npei_dbg_select {
- uint64_t u64;
- struct cvmx_npei_dbg_select_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t dbg_sel:16;
- #else
- uint64_t dbg_sel:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_npei_dbg_select_s cn52xx;
- struct cvmx_npei_dbg_select_s cn52xxp1;
- struct cvmx_npei_dbg_select_s cn56xx;
- struct cvmx_npei_dbg_select_s cn56xxp1;
- };
- union cvmx_npei_dmax_counts {
- uint64_t u64;
- struct cvmx_npei_dmax_counts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_39_63:25;
- uint64_t fcnt:7;
- uint64_t dbell:32;
- #else
- uint64_t dbell:32;
- uint64_t fcnt:7;
- uint64_t reserved_39_63:25;
- #endif
- } s;
- struct cvmx_npei_dmax_counts_s cn52xx;
- struct cvmx_npei_dmax_counts_s cn52xxp1;
- struct cvmx_npei_dmax_counts_s cn56xx;
- struct cvmx_npei_dmax_counts_s cn56xxp1;
- };
- union cvmx_npei_dmax_dbell {
- uint32_t u32;
- struct cvmx_npei_dmax_dbell_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_16_31:16;
- uint32_t dbell:16;
- #else
- uint32_t dbell:16;
- uint32_t reserved_16_31:16;
- #endif
- } s;
- struct cvmx_npei_dmax_dbell_s cn52xx;
- struct cvmx_npei_dmax_dbell_s cn52xxp1;
- struct cvmx_npei_dmax_dbell_s cn56xx;
- struct cvmx_npei_dmax_dbell_s cn56xxp1;
- };
- union cvmx_npei_dmax_ibuff_saddr {
- uint64_t u64;
- struct cvmx_npei_dmax_ibuff_saddr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t idle:1;
- uint64_t saddr:29;
- uint64_t reserved_0_6:7;
- #else
- uint64_t reserved_0_6:7;
- uint64_t saddr:29;
- uint64_t idle:1;
- uint64_t reserved_37_63:27;
- #endif
- } s;
- struct cvmx_npei_dmax_ibuff_saddr_s cn52xx;
- struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t saddr:29;
- uint64_t reserved_0_6:7;
- #else
- uint64_t reserved_0_6:7;
- uint64_t saddr:29;
- uint64_t reserved_36_63:28;
- #endif
- } cn52xxp1;
- struct cvmx_npei_dmax_ibuff_saddr_s cn56xx;
- struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 cn56xxp1;
- };
- union cvmx_npei_dmax_naddr {
- uint64_t u64;
- struct cvmx_npei_dmax_naddr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t addr:36;
- #else
- uint64_t addr:36;
- uint64_t reserved_36_63:28;
- #endif
- } s;
- struct cvmx_npei_dmax_naddr_s cn52xx;
- struct cvmx_npei_dmax_naddr_s cn52xxp1;
- struct cvmx_npei_dmax_naddr_s cn56xx;
- struct cvmx_npei_dmax_naddr_s cn56xxp1;
- };
- union cvmx_npei_dma0_int_level {
- uint64_t u64;
- struct cvmx_npei_dma0_int_level_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t time:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t time:32;
- #endif
- } s;
- struct cvmx_npei_dma0_int_level_s cn52xx;
- struct cvmx_npei_dma0_int_level_s cn52xxp1;
- struct cvmx_npei_dma0_int_level_s cn56xx;
- struct cvmx_npei_dma0_int_level_s cn56xxp1;
- };
- union cvmx_npei_dma1_int_level {
- uint64_t u64;
- struct cvmx_npei_dma1_int_level_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t time:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t time:32;
- #endif
- } s;
- struct cvmx_npei_dma1_int_level_s cn52xx;
- struct cvmx_npei_dma1_int_level_s cn52xxp1;
- struct cvmx_npei_dma1_int_level_s cn56xx;
- struct cvmx_npei_dma1_int_level_s cn56xxp1;
- };
- union cvmx_npei_dma_cnts {
- uint64_t u64;
- struct cvmx_npei_dma_cnts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dma1:32;
- uint64_t dma0:32;
- #else
- uint64_t dma0:32;
- uint64_t dma1:32;
- #endif
- } s;
- struct cvmx_npei_dma_cnts_s cn52xx;
- struct cvmx_npei_dma_cnts_s cn52xxp1;
- struct cvmx_npei_dma_cnts_s cn56xx;
- struct cvmx_npei_dma_cnts_s cn56xxp1;
- };
- union cvmx_npei_dma_control {
- uint64_t u64;
- struct cvmx_npei_dma_control_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t p_32b_m:1;
- uint64_t dma4_enb:1;
- uint64_t dma3_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma0_enb:1;
- uint64_t b0_lend:1;
- uint64_t dwb_denb:1;
- uint64_t dwb_ichk:9;
- uint64_t fpa_que:3;
- uint64_t o_add1:1;
- uint64_t o_ro:1;
- uint64_t o_ns:1;
- uint64_t o_es:2;
- uint64_t o_mode:1;
- uint64_t csize:14;
- #else
- uint64_t csize:14;
- uint64_t o_mode:1;
- uint64_t o_es:2;
- uint64_t o_ns:1;
- uint64_t o_ro:1;
- uint64_t o_add1:1;
- uint64_t fpa_que:3;
- uint64_t dwb_ichk:9;
- uint64_t dwb_denb:1;
- uint64_t b0_lend:1;
- uint64_t dma0_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma3_enb:1;
- uint64_t dma4_enb:1;
- uint64_t p_32b_m:1;
- uint64_t reserved_40_63:24;
- #endif
- } s;
- struct cvmx_npei_dma_control_s cn52xx;
- struct cvmx_npei_dma_control_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_38_63:26;
- uint64_t dma3_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma0_enb:1;
- uint64_t b0_lend:1;
- uint64_t dwb_denb:1;
- uint64_t dwb_ichk:9;
- uint64_t fpa_que:3;
- uint64_t o_add1:1;
- uint64_t o_ro:1;
- uint64_t o_ns:1;
- uint64_t o_es:2;
- uint64_t o_mode:1;
- uint64_t csize:14;
- #else
- uint64_t csize:14;
- uint64_t o_mode:1;
- uint64_t o_es:2;
- uint64_t o_ns:1;
- uint64_t o_ro:1;
- uint64_t o_add1:1;
- uint64_t fpa_que:3;
- uint64_t dwb_ichk:9;
- uint64_t dwb_denb:1;
- uint64_t b0_lend:1;
- uint64_t dma0_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma3_enb:1;
- uint64_t reserved_38_63:26;
- #endif
- } cn52xxp1;
- struct cvmx_npei_dma_control_s cn56xx;
- struct cvmx_npei_dma_control_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_39_63:25;
- uint64_t dma4_enb:1;
- uint64_t dma3_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma0_enb:1;
- uint64_t b0_lend:1;
- uint64_t dwb_denb:1;
- uint64_t dwb_ichk:9;
- uint64_t fpa_que:3;
- uint64_t o_add1:1;
- uint64_t o_ro:1;
- uint64_t o_ns:1;
- uint64_t o_es:2;
- uint64_t o_mode:1;
- uint64_t csize:14;
- #else
- uint64_t csize:14;
- uint64_t o_mode:1;
- uint64_t o_es:2;
- uint64_t o_ns:1;
- uint64_t o_ro:1;
- uint64_t o_add1:1;
- uint64_t fpa_que:3;
- uint64_t dwb_ichk:9;
- uint64_t dwb_denb:1;
- uint64_t b0_lend:1;
- uint64_t dma0_enb:1;
- uint64_t dma1_enb:1;
- uint64_t dma2_enb:1;
- uint64_t dma3_enb:1;
- uint64_t dma4_enb:1;
- uint64_t reserved_39_63:25;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_dma_pcie_req_num {
- uint64_t u64;
- struct cvmx_npei_dma_pcie_req_num_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dma_arb:1;
- uint64_t reserved_53_62:10;
- uint64_t pkt_cnt:5;
- uint64_t reserved_45_47:3;
- uint64_t dma4_cnt:5;
- uint64_t reserved_37_39:3;
- uint64_t dma3_cnt:5;
- uint64_t reserved_29_31:3;
- uint64_t dma2_cnt:5;
- uint64_t reserved_21_23:3;
- uint64_t dma1_cnt:5;
- uint64_t reserved_13_15:3;
- uint64_t dma0_cnt:5;
- uint64_t reserved_5_7:3;
- uint64_t dma_cnt:5;
- #else
- uint64_t dma_cnt:5;
- uint64_t reserved_5_7:3;
- uint64_t dma0_cnt:5;
- uint64_t reserved_13_15:3;
- uint64_t dma1_cnt:5;
- uint64_t reserved_21_23:3;
- uint64_t dma2_cnt:5;
- uint64_t reserved_29_31:3;
- uint64_t dma3_cnt:5;
- uint64_t reserved_37_39:3;
- uint64_t dma4_cnt:5;
- uint64_t reserved_45_47:3;
- uint64_t pkt_cnt:5;
- uint64_t reserved_53_62:10;
- uint64_t dma_arb:1;
- #endif
- } s;
- struct cvmx_npei_dma_pcie_req_num_s cn52xx;
- struct cvmx_npei_dma_pcie_req_num_s cn56xx;
- };
- union cvmx_npei_dma_state1 {
- uint64_t u64;
- struct cvmx_npei_dma_state1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t d4_dwe:8;
- uint64_t d3_dwe:8;
- uint64_t d2_dwe:8;
- uint64_t d1_dwe:8;
- uint64_t d0_dwe:8;
- #else
- uint64_t d0_dwe:8;
- uint64_t d1_dwe:8;
- uint64_t d2_dwe:8;
- uint64_t d3_dwe:8;
- uint64_t d4_dwe:8;
- uint64_t reserved_40_63:24;
- #endif
- } s;
- struct cvmx_npei_dma_state1_s cn52xx;
- };
- union cvmx_npei_dma_state1_p1 {
- uint64_t u64;
- struct cvmx_npei_dma_state1_p1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_60_63:4;
- uint64_t d0_difst:7;
- uint64_t d1_difst:7;
- uint64_t d2_difst:7;
- uint64_t d3_difst:7;
- uint64_t d4_difst:7;
- uint64_t d0_reqst:5;
- uint64_t d1_reqst:5;
- uint64_t d2_reqst:5;
- uint64_t d3_reqst:5;
- uint64_t d4_reqst:5;
- #else
- uint64_t d4_reqst:5;
- uint64_t d3_reqst:5;
- uint64_t d2_reqst:5;
- uint64_t d1_reqst:5;
- uint64_t d0_reqst:5;
- uint64_t d4_difst:7;
- uint64_t d3_difst:7;
- uint64_t d2_difst:7;
- uint64_t d1_difst:7;
- uint64_t d0_difst:7;
- uint64_t reserved_60_63:4;
- #endif
- } s;
- struct cvmx_npei_dma_state1_p1_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_60_63:4;
- uint64_t d0_difst:7;
- uint64_t d1_difst:7;
- uint64_t d2_difst:7;
- uint64_t d3_difst:7;
- uint64_t reserved_25_31:7;
- uint64_t d0_reqst:5;
- uint64_t d1_reqst:5;
- uint64_t d2_reqst:5;
- uint64_t d3_reqst:5;
- uint64_t reserved_0_4:5;
- #else
- uint64_t reserved_0_4:5;
- uint64_t d3_reqst:5;
- uint64_t d2_reqst:5;
- uint64_t d1_reqst:5;
- uint64_t d0_reqst:5;
- uint64_t reserved_25_31:7;
- uint64_t d3_difst:7;
- uint64_t d2_difst:7;
- uint64_t d1_difst:7;
- uint64_t d0_difst:7;
- uint64_t reserved_60_63:4;
- #endif
- } cn52xxp1;
- struct cvmx_npei_dma_state1_p1_s cn56xxp1;
- };
- union cvmx_npei_dma_state2 {
- uint64_t u64;
- struct cvmx_npei_dma_state2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t ndwe:4;
- uint64_t reserved_21_23:3;
- uint64_t ndre:5;
- uint64_t reserved_10_15:6;
- uint64_t prd:10;
- #else
- uint64_t prd:10;
- uint64_t reserved_10_15:6;
- uint64_t ndre:5;
- uint64_t reserved_21_23:3;
- uint64_t ndwe:4;
- uint64_t reserved_28_63:36;
- #endif
- } s;
- struct cvmx_npei_dma_state2_s cn52xx;
- };
- union cvmx_npei_dma_state2_p1 {
- uint64_t u64;
- struct cvmx_npei_dma_state2_p1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_45_63:19;
- uint64_t d0_dffst:9;
- uint64_t d1_dffst:9;
- uint64_t d2_dffst:9;
- uint64_t d3_dffst:9;
- uint64_t d4_dffst:9;
- #else
- uint64_t d4_dffst:9;
- uint64_t d3_dffst:9;
- uint64_t d2_dffst:9;
- uint64_t d1_dffst:9;
- uint64_t d0_dffst:9;
- uint64_t reserved_45_63:19;
- #endif
- } s;
- struct cvmx_npei_dma_state2_p1_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_45_63:19;
- uint64_t d0_dffst:9;
- uint64_t d1_dffst:9;
- uint64_t d2_dffst:9;
- uint64_t d3_dffst:9;
- uint64_t reserved_0_8:9;
- #else
- uint64_t reserved_0_8:9;
- uint64_t d3_dffst:9;
- uint64_t d2_dffst:9;
- uint64_t d1_dffst:9;
- uint64_t d0_dffst:9;
- uint64_t reserved_45_63:19;
- #endif
- } cn52xxp1;
- struct cvmx_npei_dma_state2_p1_s cn56xxp1;
- };
- union cvmx_npei_dma_state3_p1 {
- uint64_t u64;
- struct cvmx_npei_dma_state3_p1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_60_63:4;
- uint64_t d0_drest:15;
- uint64_t d1_drest:15;
- uint64_t d2_drest:15;
- uint64_t d3_drest:15;
- #else
- uint64_t d3_drest:15;
- uint64_t d2_drest:15;
- uint64_t d1_drest:15;
- uint64_t d0_drest:15;
- uint64_t reserved_60_63:4;
- #endif
- } s;
- struct cvmx_npei_dma_state3_p1_s cn52xxp1;
- struct cvmx_npei_dma_state3_p1_s cn56xxp1;
- };
- union cvmx_npei_dma_state4_p1 {
- uint64_t u64;
- struct cvmx_npei_dma_state4_p1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_52_63:12;
- uint64_t d0_dwest:13;
- uint64_t d1_dwest:13;
- uint64_t d2_dwest:13;
- uint64_t d3_dwest:13;
- #else
- uint64_t d3_dwest:13;
- uint64_t d2_dwest:13;
- uint64_t d1_dwest:13;
- uint64_t d0_dwest:13;
- uint64_t reserved_52_63:12;
- #endif
- } s;
- struct cvmx_npei_dma_state4_p1_s cn52xxp1;
- struct cvmx_npei_dma_state4_p1_s cn56xxp1;
- };
- union cvmx_npei_dma_state5_p1 {
- uint64_t u64;
- struct cvmx_npei_dma_state5_p1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t d4_drest:15;
- uint64_t d4_dwest:13;
- #else
- uint64_t d4_dwest:13;
- uint64_t d4_drest:15;
- uint64_t reserved_28_63:36;
- #endif
- } s;
- struct cvmx_npei_dma_state5_p1_s cn56xxp1;
- };
- union cvmx_npei_int_a_enb {
- uint64_t u64;
- struct cvmx_npei_int_a_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t pout_err:1;
- uint64_t pin_bp:1;
- uint64_t p1_rdlk:1;
- uint64_t p0_rdlk:1;
- uint64_t pgl_err:1;
- uint64_t pdi_err:1;
- uint64_t pop_err:1;
- uint64_t pins_err:1;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t pins_err:1;
- uint64_t pop_err:1;
- uint64_t pdi_err:1;
- uint64_t pgl_err:1;
- uint64_t p0_rdlk:1;
- uint64_t p1_rdlk:1;
- uint64_t pin_bp:1;
- uint64_t pout_err:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_npei_int_a_enb_s cn52xx;
- struct cvmx_npei_int_a_enb_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_a_enb_s cn56xx;
- };
- union cvmx_npei_int_a_enb2 {
- uint64_t u64;
- struct cvmx_npei_int_a_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t pout_err:1;
- uint64_t pin_bp:1;
- uint64_t p1_rdlk:1;
- uint64_t p0_rdlk:1;
- uint64_t pgl_err:1;
- uint64_t pdi_err:1;
- uint64_t pop_err:1;
- uint64_t pins_err:1;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t pins_err:1;
- uint64_t pop_err:1;
- uint64_t pdi_err:1;
- uint64_t pgl_err:1;
- uint64_t p0_rdlk:1;
- uint64_t p1_rdlk:1;
- uint64_t pin_bp:1;
- uint64_t pout_err:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_npei_int_a_enb2_s cn52xx;
- struct cvmx_npei_int_a_enb2_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_a_enb2_s cn56xx;
- };
- union cvmx_npei_int_a_sum {
- uint64_t u64;
- struct cvmx_npei_int_a_sum_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t pout_err:1;
- uint64_t pin_bp:1;
- uint64_t p1_rdlk:1;
- uint64_t p0_rdlk:1;
- uint64_t pgl_err:1;
- uint64_t pdi_err:1;
- uint64_t pop_err:1;
- uint64_t pins_err:1;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t pins_err:1;
- uint64_t pop_err:1;
- uint64_t pdi_err:1;
- uint64_t pgl_err:1;
- uint64_t p0_rdlk:1;
- uint64_t p1_rdlk:1;
- uint64_t pin_bp:1;
- uint64_t pout_err:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_npei_int_a_sum_s cn52xx;
- struct cvmx_npei_int_a_sum_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t dma1_cpl:1;
- uint64_t dma0_cpl:1;
- #else
- uint64_t dma0_cpl:1;
- uint64_t dma1_cpl:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_a_sum_s cn56xx;
- };
- union cvmx_npei_int_enb {
- uint64_t u64;
- struct cvmx_npei_int_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_62_62:1;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_62:1;
- uint64_t mio_inta:1;
- #endif
- } s;
- struct cvmx_npei_int_enb_s cn52xx;
- struct cvmx_npei_int_enb_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_62_62:1;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t reserved_8_8:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t reserved_8_8:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_62:1;
- uint64_t mio_inta:1;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_enb_s cn56xx;
- struct cvmx_npei_int_enb_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_61_62:2;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_se:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_se:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_se:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_se:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t reserved_61_62:2;
- uint64_t mio_inta:1;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_int_enb2 {
- uint64_t u64;
- struct cvmx_npei_int_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- struct cvmx_npei_int_enb2_s cn52xx;
- struct cvmx_npei_int_enb2_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t reserved_8_8:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t reserved_8_8:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_63:2;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_enb2_s cn56xx;
- struct cvmx_npei_int_enb2_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_se:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_se:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_se:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_se:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t reserved_61_63:3;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_int_info {
- uint64_t u64;
- struct cvmx_npei_int_info_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t pidbof:6;
- uint64_t psldbof:6;
- #else
- uint64_t psldbof:6;
- uint64_t pidbof:6;
- uint64_t reserved_12_63:52;
- #endif
- } s;
- struct cvmx_npei_int_info_s cn52xx;
- struct cvmx_npei_int_info_s cn56xx;
- struct cvmx_npei_int_info_s cn56xxp1;
- };
- union cvmx_npei_int_sum {
- uint64_t u64;
- struct cvmx_npei_int_sum_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_62_62:1;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t ptime:1;
- uint64_t pcnt:1;
- uint64_t pidbof:1;
- uint64_t psldbof:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t psldbof:1;
- uint64_t pidbof:1;
- uint64_t pcnt:1;
- uint64_t ptime:1;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_62:1;
- uint64_t mio_inta:1;
- #endif
- } s;
- struct cvmx_npei_int_sum_s cn52xx;
- struct cvmx_npei_int_sum_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_62_62:1;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t reserved_15_18:4;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t reserved_8_8:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t reserved_8_8:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t reserved_15_18:4;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_62:1;
- uint64_t mio_inta:1;
- #endif
- } cn52xxp1;
- struct cvmx_npei_int_sum_s cn56xx;
- struct cvmx_npei_int_sum_cn56xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_61_62:2;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_se:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_se:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_aeri:1;
- uint64_t reserved_15_18:4;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t dma4dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t dma4dbo:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t reserved_15_18:4;
- uint64_t c0_aeri:1;
- uint64_t reserved_20_20:1;
- uint64_t c0_se:1;
- uint64_t reserved_22_22:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t reserved_27_27:1;
- uint64_t c1_se:1;
- uint64_t reserved_29_29:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t reserved_61_62:2;
- uint64_t mio_inta:1;
- #endif
- } cn56xxp1;
- };
- union cvmx_npei_int_sum2 {
- uint64_t u64;
- struct cvmx_npei_int_sum2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mio_inta:1;
- uint64_t reserved_62_62:1;
- uint64_t int_a:1;
- uint64_t c1_ldwn:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_exc:1;
- uint64_t c0_exc:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_bx:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b0:1;
- uint64_t c0_un_bx:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b0:1;
- uint64_t c1_hpint:1;
- uint64_t c1_pmei:1;
- uint64_t c1_wake:1;
- uint64_t crs1_dr:1;
- uint64_t c1_se:1;
- uint64_t crs1_er:1;
- uint64_t c1_aeri:1;
- uint64_t c0_hpint:1;
- uint64_t c0_pmei:1;
- uint64_t c0_wake:1;
- uint64_t crs0_dr:1;
- uint64_t c0_se:1;
- uint64_t crs0_er:1;
- uint64_t c0_aeri:1;
- uint64_t reserved_15_18:4;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t dma1fi:1;
- uint64_t dma0fi:1;
- uint64_t reserved_8_8:1;
- uint64_t dma3dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma0dbo:1;
- uint64_t iob2big:1;
- uint64_t bar0_to:1;
- uint64_t rml_wto:1;
- uint64_t rml_rto:1;
- #else
- uint64_t rml_rto:1;
- uint64_t rml_wto:1;
- uint64_t bar0_to:1;
- uint64_t iob2big:1;
- uint64_t dma0dbo:1;
- uint64_t dma1dbo:1;
- uint64_t dma2dbo:1;
- uint64_t dma3dbo:1;
- uint64_t reserved_8_8:1;
- uint64_t dma0fi:1;
- uint64_t dma1fi:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t reserved_15_18:4;
- uint64_t c0_aeri:1;
- uint64_t crs0_er:1;
- uint64_t c0_se:1;
- uint64_t crs0_dr:1;
- uint64_t c0_wake:1;
- uint64_t c0_pmei:1;
- uint64_t c0_hpint:1;
- uint64_t c1_aeri:1;
- uint64_t crs1_er:1;
- uint64_t c1_se:1;
- uint64_t crs1_dr:1;
- uint64_t c1_wake:1;
- uint64_t c1_pmei:1;
- uint64_t c1_hpint:1;
- uint64_t c0_up_b0:1;
- uint64_t c0_up_b1:1;
- uint64_t c0_up_b2:1;
- uint64_t c0_up_wi:1;
- uint64_t c0_up_bx:1;
- uint64_t c0_un_b0:1;
- uint64_t c0_un_b1:1;
- uint64_t c0_un_b2:1;
- uint64_t c0_un_wi:1;
- uint64_t c0_un_bx:1;
- uint64_t c1_up_b0:1;
- uint64_t c1_up_b1:1;
- uint64_t c1_up_b2:1;
- uint64_t c1_up_wi:1;
- uint64_t c1_up_bx:1;
- uint64_t c1_un_b0:1;
- uint64_t c1_un_b1:1;
- uint64_t c1_un_b2:1;
- uint64_t c1_un_wi:1;
- uint64_t c1_un_bx:1;
- uint64_t c0_un_wf:1;
- uint64_t c1_un_wf:1;
- uint64_t c0_up_wf:1;
- uint64_t c1_up_wf:1;
- uint64_t c0_exc:1;
- uint64_t c1_exc:1;
- uint64_t c0_ldwn:1;
- uint64_t c1_ldwn:1;
- uint64_t int_a:1;
- uint64_t reserved_62_62:1;
- uint64_t mio_inta:1;
- #endif
- } s;
- struct cvmx_npei_int_sum2_s cn52xx;
- struct cvmx_npei_int_sum2_s cn52xxp1;
- struct cvmx_npei_int_sum2_s cn56xx;
- };
- union cvmx_npei_last_win_rdata0 {
- uint64_t u64;
- struct cvmx_npei_last_win_rdata0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } s;
- struct cvmx_npei_last_win_rdata0_s cn52xx;
- struct cvmx_npei_last_win_rdata0_s cn52xxp1;
- struct cvmx_npei_last_win_rdata0_s cn56xx;
- struct cvmx_npei_last_win_rdata0_s cn56xxp1;
- };
- union cvmx_npei_last_win_rdata1 {
- uint64_t u64;
- struct cvmx_npei_last_win_rdata1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } s;
- struct cvmx_npei_last_win_rdata1_s cn52xx;
- struct cvmx_npei_last_win_rdata1_s cn52xxp1;
- struct cvmx_npei_last_win_rdata1_s cn56xx;
- struct cvmx_npei_last_win_rdata1_s cn56xxp1;
- };
- union cvmx_npei_mem_access_ctl {
- uint64_t u64;
- struct cvmx_npei_mem_access_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_14_63:50;
- uint64_t max_word:4;
- uint64_t timer:10;
- #else
- uint64_t timer:10;
- uint64_t max_word:4;
- uint64_t reserved_14_63:50;
- #endif
- } s;
- struct cvmx_npei_mem_access_ctl_s cn52xx;
- struct cvmx_npei_mem_access_ctl_s cn52xxp1;
- struct cvmx_npei_mem_access_ctl_s cn56xx;
- struct cvmx_npei_mem_access_ctl_s cn56xxp1;
- };
- union cvmx_npei_mem_access_subidx {
- uint64_t u64;
- struct cvmx_npei_mem_access_subidx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_42_63:22;
- uint64_t zero:1;
- uint64_t port:2;
- uint64_t nmerge:1;
- uint64_t esr:2;
- uint64_t esw:2;
- uint64_t nsr:1;
- uint64_t nsw:1;
- uint64_t ror:1;
- uint64_t row:1;
- uint64_t ba:30;
- #else
- uint64_t ba:30;
- uint64_t row:1;
- uint64_t ror:1;
- uint64_t nsw:1;
- uint64_t nsr:1;
- uint64_t esw:2;
- uint64_t esr:2;
- uint64_t nmerge:1;
- uint64_t port:2;
- uint64_t zero:1;
- uint64_t reserved_42_63:22;
- #endif
- } s;
- struct cvmx_npei_mem_access_subidx_s cn52xx;
- struct cvmx_npei_mem_access_subidx_s cn52xxp1;
- struct cvmx_npei_mem_access_subidx_s cn56xx;
- struct cvmx_npei_mem_access_subidx_s cn56xxp1;
- };
- union cvmx_npei_msi_enb0 {
- uint64_t u64;
- struct cvmx_npei_msi_enb0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t enb:64;
- #else
- uint64_t enb:64;
- #endif
- } s;
- struct cvmx_npei_msi_enb0_s cn52xx;
- struct cvmx_npei_msi_enb0_s cn52xxp1;
- struct cvmx_npei_msi_enb0_s cn56xx;
- struct cvmx_npei_msi_enb0_s cn56xxp1;
- };
- union cvmx_npei_msi_enb1 {
- uint64_t u64;
- struct cvmx_npei_msi_enb1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t enb:64;
- #else
- uint64_t enb:64;
- #endif
- } s;
- struct cvmx_npei_msi_enb1_s cn52xx;
- struct cvmx_npei_msi_enb1_s cn52xxp1;
- struct cvmx_npei_msi_enb1_s cn56xx;
- struct cvmx_npei_msi_enb1_s cn56xxp1;
- };
- union cvmx_npei_msi_enb2 {
- uint64_t u64;
- struct cvmx_npei_msi_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t enb:64;
- #else
- uint64_t enb:64;
- #endif
- } s;
- struct cvmx_npei_msi_enb2_s cn52xx;
- struct cvmx_npei_msi_enb2_s cn52xxp1;
- struct cvmx_npei_msi_enb2_s cn56xx;
- struct cvmx_npei_msi_enb2_s cn56xxp1;
- };
- union cvmx_npei_msi_enb3 {
- uint64_t u64;
- struct cvmx_npei_msi_enb3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t enb:64;
- #else
- uint64_t enb:64;
- #endif
- } s;
- struct cvmx_npei_msi_enb3_s cn52xx;
- struct cvmx_npei_msi_enb3_s cn52xxp1;
- struct cvmx_npei_msi_enb3_s cn56xx;
- struct cvmx_npei_msi_enb3_s cn56xxp1;
- };
- union cvmx_npei_msi_rcv0 {
- uint64_t u64;
- struct cvmx_npei_msi_rcv0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t intr:64;
- #else
- uint64_t intr:64;
- #endif
- } s;
- struct cvmx_npei_msi_rcv0_s cn52xx;
- struct cvmx_npei_msi_rcv0_s cn52xxp1;
- struct cvmx_npei_msi_rcv0_s cn56xx;
- struct cvmx_npei_msi_rcv0_s cn56xxp1;
- };
- union cvmx_npei_msi_rcv1 {
- uint64_t u64;
- struct cvmx_npei_msi_rcv1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t intr:64;
- #else
- uint64_t intr:64;
- #endif
- } s;
- struct cvmx_npei_msi_rcv1_s cn52xx;
- struct cvmx_npei_msi_rcv1_s cn52xxp1;
- struct cvmx_npei_msi_rcv1_s cn56xx;
- struct cvmx_npei_msi_rcv1_s cn56xxp1;
- };
- union cvmx_npei_msi_rcv2 {
- uint64_t u64;
- struct cvmx_npei_msi_rcv2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t intr:64;
- #else
- uint64_t intr:64;
- #endif
- } s;
- struct cvmx_npei_msi_rcv2_s cn52xx;
- struct cvmx_npei_msi_rcv2_s cn52xxp1;
- struct cvmx_npei_msi_rcv2_s cn56xx;
- struct cvmx_npei_msi_rcv2_s cn56xxp1;
- };
- union cvmx_npei_msi_rcv3 {
- uint64_t u64;
- struct cvmx_npei_msi_rcv3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t intr:64;
- #else
- uint64_t intr:64;
- #endif
- } s;
- struct cvmx_npei_msi_rcv3_s cn52xx;
- struct cvmx_npei_msi_rcv3_s cn52xxp1;
- struct cvmx_npei_msi_rcv3_s cn56xx;
- struct cvmx_npei_msi_rcv3_s cn56xxp1;
- };
- union cvmx_npei_msi_rd_map {
- uint64_t u64;
- struct cvmx_npei_msi_rd_map_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t rd_int:8;
- uint64_t msi_int:8;
- #else
- uint64_t msi_int:8;
- uint64_t rd_int:8;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_npei_msi_rd_map_s cn52xx;
- struct cvmx_npei_msi_rd_map_s cn52xxp1;
- struct cvmx_npei_msi_rd_map_s cn56xx;
- struct cvmx_npei_msi_rd_map_s cn56xxp1;
- };
- union cvmx_npei_msi_w1c_enb0 {
- uint64_t u64;
- struct cvmx_npei_msi_w1c_enb0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t clr:64;
- #else
- uint64_t clr:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1c_enb0_s cn52xx;
- struct cvmx_npei_msi_w1c_enb0_s cn56xx;
- };
- union cvmx_npei_msi_w1c_enb1 {
- uint64_t u64;
- struct cvmx_npei_msi_w1c_enb1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t clr:64;
- #else
- uint64_t clr:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1c_enb1_s cn52xx;
- struct cvmx_npei_msi_w1c_enb1_s cn56xx;
- };
- union cvmx_npei_msi_w1c_enb2 {
- uint64_t u64;
- struct cvmx_npei_msi_w1c_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t clr:64;
- #else
- uint64_t clr:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1c_enb2_s cn52xx;
- struct cvmx_npei_msi_w1c_enb2_s cn56xx;
- };
- union cvmx_npei_msi_w1c_enb3 {
- uint64_t u64;
- struct cvmx_npei_msi_w1c_enb3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t clr:64;
- #else
- uint64_t clr:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1c_enb3_s cn52xx;
- struct cvmx_npei_msi_w1c_enb3_s cn56xx;
- };
- union cvmx_npei_msi_w1s_enb0 {
- uint64_t u64;
- struct cvmx_npei_msi_w1s_enb0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t set:64;
- #else
- uint64_t set:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1s_enb0_s cn52xx;
- struct cvmx_npei_msi_w1s_enb0_s cn56xx;
- };
- union cvmx_npei_msi_w1s_enb1 {
- uint64_t u64;
- struct cvmx_npei_msi_w1s_enb1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t set:64;
- #else
- uint64_t set:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1s_enb1_s cn52xx;
- struct cvmx_npei_msi_w1s_enb1_s cn56xx;
- };
- union cvmx_npei_msi_w1s_enb2 {
- uint64_t u64;
- struct cvmx_npei_msi_w1s_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t set:64;
- #else
- uint64_t set:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1s_enb2_s cn52xx;
- struct cvmx_npei_msi_w1s_enb2_s cn56xx;
- };
- union cvmx_npei_msi_w1s_enb3 {
- uint64_t u64;
- struct cvmx_npei_msi_w1s_enb3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t set:64;
- #else
- uint64_t set:64;
- #endif
- } s;
- struct cvmx_npei_msi_w1s_enb3_s cn52xx;
- struct cvmx_npei_msi_w1s_enb3_s cn56xx;
- };
- union cvmx_npei_msi_wr_map {
- uint64_t u64;
- struct cvmx_npei_msi_wr_map_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t ciu_int:8;
- uint64_t msi_int:8;
- #else
- uint64_t msi_int:8;
- uint64_t ciu_int:8;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_npei_msi_wr_map_s cn52xx;
- struct cvmx_npei_msi_wr_map_s cn52xxp1;
- struct cvmx_npei_msi_wr_map_s cn56xx;
- struct cvmx_npei_msi_wr_map_s cn56xxp1;
- };
- union cvmx_npei_pcie_credit_cnt {
- uint64_t u64;
- struct cvmx_npei_pcie_credit_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t p1_ccnt:8;
- uint64_t p1_ncnt:8;
- uint64_t p1_pcnt:8;
- uint64_t p0_ccnt:8;
- uint64_t p0_ncnt:8;
- uint64_t p0_pcnt:8;
- #else
- uint64_t p0_pcnt:8;
- uint64_t p0_ncnt:8;
- uint64_t p0_ccnt:8;
- uint64_t p1_pcnt:8;
- uint64_t p1_ncnt:8;
- uint64_t p1_ccnt:8;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- struct cvmx_npei_pcie_credit_cnt_s cn52xx;
- struct cvmx_npei_pcie_credit_cnt_s cn56xx;
- };
- union cvmx_npei_pcie_msi_rcv {
- uint64_t u64;
- struct cvmx_npei_pcie_msi_rcv_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t intr:8;
- #else
- uint64_t intr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- struct cvmx_npei_pcie_msi_rcv_s cn52xx;
- struct cvmx_npei_pcie_msi_rcv_s cn52xxp1;
- struct cvmx_npei_pcie_msi_rcv_s cn56xx;
- struct cvmx_npei_pcie_msi_rcv_s cn56xxp1;
- };
- union cvmx_npei_pcie_msi_rcv_b1 {
- uint64_t u64;
- struct cvmx_npei_pcie_msi_rcv_b1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t intr:8;
- uint64_t reserved_0_7:8;
- #else
- uint64_t reserved_0_7:8;
- uint64_t intr:8;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- struct cvmx_npei_pcie_msi_rcv_b1_s cn52xx;
- struct cvmx_npei_pcie_msi_rcv_b1_s cn52xxp1;
- struct cvmx_npei_pcie_msi_rcv_b1_s cn56xx;
- struct cvmx_npei_pcie_msi_rcv_b1_s cn56xxp1;
- };
- union cvmx_npei_pcie_msi_rcv_b2 {
- uint64_t u64;
- struct cvmx_npei_pcie_msi_rcv_b2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_24_63:40;
- uint64_t intr:8;
- uint64_t reserved_0_15:16;
- #else
- uint64_t reserved_0_15:16;
- uint64_t intr:8;
- uint64_t reserved_24_63:40;
- #endif
- } s;
- struct cvmx_npei_pcie_msi_rcv_b2_s cn52xx;
- struct cvmx_npei_pcie_msi_rcv_b2_s cn52xxp1;
- struct cvmx_npei_pcie_msi_rcv_b2_s cn56xx;
- struct cvmx_npei_pcie_msi_rcv_b2_s cn56xxp1;
- };
- union cvmx_npei_pcie_msi_rcv_b3 {
- uint64_t u64;
- struct cvmx_npei_pcie_msi_rcv_b3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t intr:8;
- uint64_t reserved_0_23:24;
- #else
- uint64_t reserved_0_23:24;
- uint64_t intr:8;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pcie_msi_rcv_b3_s cn52xx;
- struct cvmx_npei_pcie_msi_rcv_b3_s cn52xxp1;
- struct cvmx_npei_pcie_msi_rcv_b3_s cn56xx;
- struct cvmx_npei_pcie_msi_rcv_b3_s cn56xxp1;
- };
- union cvmx_npei_pktx_cnts {
- uint64_t u64;
- struct cvmx_npei_pktx_cnts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_54_63:10;
- uint64_t timer:22;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t timer:22;
- uint64_t reserved_54_63:10;
- #endif
- } s;
- struct cvmx_npei_pktx_cnts_s cn52xx;
- struct cvmx_npei_pktx_cnts_s cn56xx;
- };
- union cvmx_npei_pktx_in_bp {
- uint64_t u64;
- struct cvmx_npei_pktx_in_bp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wmark:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t wmark:32;
- #endif
- } s;
- struct cvmx_npei_pktx_in_bp_s cn52xx;
- struct cvmx_npei_pktx_in_bp_s cn56xx;
- };
- union cvmx_npei_pktx_instr_baddr {
- uint64_t u64;
- struct cvmx_npei_pktx_instr_baddr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t addr:61;
- uint64_t reserved_0_2:3;
- #else
- uint64_t reserved_0_2:3;
- uint64_t addr:61;
- #endif
- } s;
- struct cvmx_npei_pktx_instr_baddr_s cn52xx;
- struct cvmx_npei_pktx_instr_baddr_s cn56xx;
- };
- union cvmx_npei_pktx_instr_baoff_dbell {
- uint64_t u64;
- struct cvmx_npei_pktx_instr_baoff_dbell_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t aoff:32;
- uint64_t dbell:32;
- #else
- uint64_t dbell:32;
- uint64_t aoff:32;
- #endif
- } s;
- struct cvmx_npei_pktx_instr_baoff_dbell_s cn52xx;
- struct cvmx_npei_pktx_instr_baoff_dbell_s cn56xx;
- };
- union cvmx_npei_pktx_instr_fifo_rsize {
- uint64_t u64;
- struct cvmx_npei_pktx_instr_fifo_rsize_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t max:9;
- uint64_t rrp:9;
- uint64_t wrp:9;
- uint64_t fcnt:5;
- uint64_t rsize:32;
- #else
- uint64_t rsize:32;
- uint64_t fcnt:5;
- uint64_t wrp:9;
- uint64_t rrp:9;
- uint64_t max:9;
- #endif
- } s;
- struct cvmx_npei_pktx_instr_fifo_rsize_s cn52xx;
- struct cvmx_npei_pktx_instr_fifo_rsize_s cn56xx;
- };
- union cvmx_npei_pktx_instr_header {
- uint64_t u64;
- struct cvmx_npei_pktx_instr_header_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t pbp:1;
- uint64_t reserved_38_42:5;
- uint64_t rparmode:2;
- uint64_t reserved_35_35:1;
- uint64_t rskp_len:7;
- uint64_t reserved_22_27:6;
- uint64_t use_ihdr:1;
- uint64_t reserved_16_20:5;
- uint64_t par_mode:2;
- uint64_t reserved_13_13:1;
- uint64_t skp_len:7;
- uint64_t reserved_0_5:6;
- #else
- uint64_t reserved_0_5:6;
- uint64_t skp_len:7;
- uint64_t reserved_13_13:1;
- uint64_t par_mode:2;
- uint64_t reserved_16_20:5;
- uint64_t use_ihdr:1;
- uint64_t reserved_22_27:6;
- uint64_t rskp_len:7;
- uint64_t reserved_35_35:1;
- uint64_t rparmode:2;
- uint64_t reserved_38_42:5;
- uint64_t pbp:1;
- uint64_t reserved_44_63:20;
- #endif
- } s;
- struct cvmx_npei_pktx_instr_header_s cn52xx;
- struct cvmx_npei_pktx_instr_header_s cn56xx;
- };
- union cvmx_npei_pktx_slist_baddr {
- uint64_t u64;
- struct cvmx_npei_pktx_slist_baddr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t addr:60;
- uint64_t reserved_0_3:4;
- #else
- uint64_t reserved_0_3:4;
- uint64_t addr:60;
- #endif
- } s;
- struct cvmx_npei_pktx_slist_baddr_s cn52xx;
- struct cvmx_npei_pktx_slist_baddr_s cn56xx;
- };
- union cvmx_npei_pktx_slist_baoff_dbell {
- uint64_t u64;
- struct cvmx_npei_pktx_slist_baoff_dbell_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t aoff:32;
- uint64_t dbell:32;
- #else
- uint64_t dbell:32;
- uint64_t aoff:32;
- #endif
- } s;
- struct cvmx_npei_pktx_slist_baoff_dbell_s cn52xx;
- struct cvmx_npei_pktx_slist_baoff_dbell_s cn56xx;
- };
- union cvmx_npei_pktx_slist_fifo_rsize {
- uint64_t u64;
- struct cvmx_npei_pktx_slist_fifo_rsize_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t rsize:32;
- #else
- uint64_t rsize:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pktx_slist_fifo_rsize_s cn52xx;
- struct cvmx_npei_pktx_slist_fifo_rsize_s cn56xx;
- };
- union cvmx_npei_pkt_cnt_int {
- uint64_t u64;
- struct cvmx_npei_pkt_cnt_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t port:32;
- #else
- uint64_t port:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_cnt_int_s cn52xx;
- struct cvmx_npei_pkt_cnt_int_s cn56xx;
- };
- union cvmx_npei_pkt_cnt_int_enb {
- uint64_t u64;
- struct cvmx_npei_pkt_cnt_int_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t port:32;
- #else
- uint64_t port:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_cnt_int_enb_s cn52xx;
- struct cvmx_npei_pkt_cnt_int_enb_s cn56xx;
- };
- union cvmx_npei_pkt_data_out_es {
- uint64_t u64;
- struct cvmx_npei_pkt_data_out_es_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t es:64;
- #else
- uint64_t es:64;
- #endif
- } s;
- struct cvmx_npei_pkt_data_out_es_s cn52xx;
- struct cvmx_npei_pkt_data_out_es_s cn56xx;
- };
- union cvmx_npei_pkt_data_out_ns {
- uint64_t u64;
- struct cvmx_npei_pkt_data_out_ns_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t nsr:32;
- #else
- uint64_t nsr:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_data_out_ns_s cn52xx;
- struct cvmx_npei_pkt_data_out_ns_s cn56xx;
- };
- union cvmx_npei_pkt_data_out_ror {
- uint64_t u64;
- struct cvmx_npei_pkt_data_out_ror_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t ror:32;
- #else
- uint64_t ror:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_data_out_ror_s cn52xx;
- struct cvmx_npei_pkt_data_out_ror_s cn56xx;
- };
- union cvmx_npei_pkt_dpaddr {
- uint64_t u64;
- struct cvmx_npei_pkt_dpaddr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t dptr:32;
- #else
- uint64_t dptr:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_dpaddr_s cn52xx;
- struct cvmx_npei_pkt_dpaddr_s cn56xx;
- };
- union cvmx_npei_pkt_in_bp {
- uint64_t u64;
- struct cvmx_npei_pkt_in_bp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t bp:32;
- #else
- uint64_t bp:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_in_bp_s cn52xx;
- struct cvmx_npei_pkt_in_bp_s cn56xx;
- };
- union cvmx_npei_pkt_in_donex_cnts {
- uint64_t u64;
- struct cvmx_npei_pkt_in_donex_cnts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_in_donex_cnts_s cn52xx;
- struct cvmx_npei_pkt_in_donex_cnts_s cn56xx;
- };
- union cvmx_npei_pkt_in_instr_counts {
- uint64_t u64;
- struct cvmx_npei_pkt_in_instr_counts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wr_cnt:32;
- uint64_t rd_cnt:32;
- #else
- uint64_t rd_cnt:32;
- uint64_t wr_cnt:32;
- #endif
- } s;
- struct cvmx_npei_pkt_in_instr_counts_s cn52xx;
- struct cvmx_npei_pkt_in_instr_counts_s cn56xx;
- };
- union cvmx_npei_pkt_in_pcie_port {
- uint64_t u64;
- struct cvmx_npei_pkt_in_pcie_port_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pp:64;
- #else
- uint64_t pp:64;
- #endif
- } s;
- struct cvmx_npei_pkt_in_pcie_port_s cn52xx;
- struct cvmx_npei_pkt_in_pcie_port_s cn56xx;
- };
- union cvmx_npei_pkt_input_control {
- uint64_t u64;
- struct cvmx_npei_pkt_input_control_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t pkt_rr:1;
- uint64_t pbp_dhi:13;
- uint64_t d_nsr:1;
- uint64_t d_esr:2;
- uint64_t d_ror:1;
- uint64_t use_csr:1;
- uint64_t nsr:1;
- uint64_t esr:2;
- uint64_t ror:1;
- #else
- uint64_t ror:1;
- uint64_t esr:2;
- uint64_t nsr:1;
- uint64_t use_csr:1;
- uint64_t d_ror:1;
- uint64_t d_esr:2;
- uint64_t d_nsr:1;
- uint64_t pbp_dhi:13;
- uint64_t pkt_rr:1;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_npei_pkt_input_control_s cn52xx;
- struct cvmx_npei_pkt_input_control_s cn56xx;
- };
- union cvmx_npei_pkt_instr_enb {
- uint64_t u64;
- struct cvmx_npei_pkt_instr_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t enb:32;
- #else
- uint64_t enb:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_instr_enb_s cn52xx;
- struct cvmx_npei_pkt_instr_enb_s cn56xx;
- };
- union cvmx_npei_pkt_instr_rd_size {
- uint64_t u64;
- struct cvmx_npei_pkt_instr_rd_size_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t rdsize:64;
- #else
- uint64_t rdsize:64;
- #endif
- } s;
- struct cvmx_npei_pkt_instr_rd_size_s cn52xx;
- struct cvmx_npei_pkt_instr_rd_size_s cn56xx;
- };
- union cvmx_npei_pkt_instr_size {
- uint64_t u64;
- struct cvmx_npei_pkt_instr_size_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t is_64b:32;
- #else
- uint64_t is_64b:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_instr_size_s cn52xx;
- struct cvmx_npei_pkt_instr_size_s cn56xx;
- };
- union cvmx_npei_pkt_int_levels {
- uint64_t u64;
- struct cvmx_npei_pkt_int_levels_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_54_63:10;
- uint64_t time:22;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t time:22;
- uint64_t reserved_54_63:10;
- #endif
- } s;
- struct cvmx_npei_pkt_int_levels_s cn52xx;
- struct cvmx_npei_pkt_int_levels_s cn56xx;
- };
- union cvmx_npei_pkt_iptr {
- uint64_t u64;
- struct cvmx_npei_pkt_iptr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t iptr:32;
- #else
- uint64_t iptr:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_iptr_s cn52xx;
- struct cvmx_npei_pkt_iptr_s cn56xx;
- };
- union cvmx_npei_pkt_out_bmode {
- uint64_t u64;
- struct cvmx_npei_pkt_out_bmode_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t bmode:32;
- #else
- uint64_t bmode:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_out_bmode_s cn52xx;
- struct cvmx_npei_pkt_out_bmode_s cn56xx;
- };
- union cvmx_npei_pkt_out_enb {
- uint64_t u64;
- struct cvmx_npei_pkt_out_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t enb:32;
- #else
- uint64_t enb:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_out_enb_s cn52xx;
- struct cvmx_npei_pkt_out_enb_s cn56xx;
- };
- union cvmx_npei_pkt_output_wmark {
- uint64_t u64;
- struct cvmx_npei_pkt_output_wmark_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t wmark:32;
- #else
- uint64_t wmark:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_output_wmark_s cn52xx;
- struct cvmx_npei_pkt_output_wmark_s cn56xx;
- };
- union cvmx_npei_pkt_pcie_port {
- uint64_t u64;
- struct cvmx_npei_pkt_pcie_port_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pp:64;
- #else
- uint64_t pp:64;
- #endif
- } s;
- struct cvmx_npei_pkt_pcie_port_s cn52xx;
- struct cvmx_npei_pkt_pcie_port_s cn56xx;
- };
- union cvmx_npei_pkt_port_in_rst {
- uint64_t u64;
- struct cvmx_npei_pkt_port_in_rst_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t in_rst:32;
- uint64_t out_rst:32;
- #else
- uint64_t out_rst:32;
- uint64_t in_rst:32;
- #endif
- } s;
- struct cvmx_npei_pkt_port_in_rst_s cn52xx;
- struct cvmx_npei_pkt_port_in_rst_s cn56xx;
- };
- union cvmx_npei_pkt_slist_es {
- uint64_t u64;
- struct cvmx_npei_pkt_slist_es_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t es:64;
- #else
- uint64_t es:64;
- #endif
- } s;
- struct cvmx_npei_pkt_slist_es_s cn52xx;
- struct cvmx_npei_pkt_slist_es_s cn56xx;
- };
- union cvmx_npei_pkt_slist_id_size {
- uint64_t u64;
- struct cvmx_npei_pkt_slist_id_size_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t isize:7;
- uint64_t bsize:16;
- #else
- uint64_t bsize:16;
- uint64_t isize:7;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_npei_pkt_slist_id_size_s cn52xx;
- struct cvmx_npei_pkt_slist_id_size_s cn56xx;
- };
- union cvmx_npei_pkt_slist_ns {
- uint64_t u64;
- struct cvmx_npei_pkt_slist_ns_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t nsr:32;
- #else
- uint64_t nsr:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_slist_ns_s cn52xx;
- struct cvmx_npei_pkt_slist_ns_s cn56xx;
- };
- union cvmx_npei_pkt_slist_ror {
- uint64_t u64;
- struct cvmx_npei_pkt_slist_ror_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t ror:32;
- #else
- uint64_t ror:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_slist_ror_s cn52xx;
- struct cvmx_npei_pkt_slist_ror_s cn56xx;
- };
- union cvmx_npei_pkt_time_int {
- uint64_t u64;
- struct cvmx_npei_pkt_time_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t port:32;
- #else
- uint64_t port:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_time_int_s cn52xx;
- struct cvmx_npei_pkt_time_int_s cn56xx;
- };
- union cvmx_npei_pkt_time_int_enb {
- uint64_t u64;
- struct cvmx_npei_pkt_time_int_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t port:32;
- #else
- uint64_t port:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_pkt_time_int_enb_s cn52xx;
- struct cvmx_npei_pkt_time_int_enb_s cn56xx;
- };
- union cvmx_npei_rsl_int_blocks {
- uint64_t u64;
- struct cvmx_npei_rsl_int_blocks_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_31_63:33;
- uint64_t iob:1;
- uint64_t lmc1:1;
- uint64_t agl:1;
- uint64_t reserved_24_27:4;
- uint64_t asxpcs1:1;
- uint64_t asxpcs0:1;
- uint64_t reserved_21_21:1;
- uint64_t pip:1;
- uint64_t spx1:1;
- uint64_t spx0:1;
- uint64_t lmc0:1;
- uint64_t l2c:1;
- uint64_t usb1:1;
- uint64_t rad:1;
- uint64_t usb:1;
- uint64_t pow:1;
- uint64_t tim:1;
- uint64_t pko:1;
- uint64_t ipd:1;
- uint64_t reserved_8_8:1;
- uint64_t zip:1;
- uint64_t dfa:1;
- uint64_t fpa:1;
- uint64_t key:1;
- uint64_t npei:1;
- uint64_t gmx1:1;
- uint64_t gmx0:1;
- uint64_t mio:1;
- #else
- uint64_t mio:1;
- uint64_t gmx0:1;
- uint64_t gmx1:1;
- uint64_t npei:1;
- uint64_t key:1;
- uint64_t fpa:1;
- uint64_t dfa:1;
- uint64_t zip:1;
- uint64_t reserved_8_8:1;
- uint64_t ipd:1;
- uint64_t pko:1;
- uint64_t tim:1;
- uint64_t pow:1;
- uint64_t usb:1;
- uint64_t rad:1;
- uint64_t usb1:1;
- uint64_t l2c:1;
- uint64_t lmc0:1;
- uint64_t spx0:1;
- uint64_t spx1:1;
- uint64_t pip:1;
- uint64_t reserved_21_21:1;
- uint64_t asxpcs0:1;
- uint64_t asxpcs1:1;
- uint64_t reserved_24_27:4;
- uint64_t agl:1;
- uint64_t lmc1:1;
- uint64_t iob:1;
- uint64_t reserved_31_63:33;
- #endif
- } s;
- struct cvmx_npei_rsl_int_blocks_s cn52xx;
- struct cvmx_npei_rsl_int_blocks_s cn52xxp1;
- struct cvmx_npei_rsl_int_blocks_s cn56xx;
- struct cvmx_npei_rsl_int_blocks_s cn56xxp1;
- };
- union cvmx_npei_scratch_1 {
- uint64_t u64;
- struct cvmx_npei_scratch_1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } s;
- struct cvmx_npei_scratch_1_s cn52xx;
- struct cvmx_npei_scratch_1_s cn52xxp1;
- struct cvmx_npei_scratch_1_s cn56xx;
- struct cvmx_npei_scratch_1_s cn56xxp1;
- };
- union cvmx_npei_state1 {
- uint64_t u64;
- struct cvmx_npei_state1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t cpl1:12;
- uint64_t cpl0:12;
- uint64_t arb:1;
- uint64_t csr:39;
- #else
- uint64_t csr:39;
- uint64_t arb:1;
- uint64_t cpl0:12;
- uint64_t cpl1:12;
- #endif
- } s;
- struct cvmx_npei_state1_s cn52xx;
- struct cvmx_npei_state1_s cn52xxp1;
- struct cvmx_npei_state1_s cn56xx;
- struct cvmx_npei_state1_s cn56xxp1;
- };
- union cvmx_npei_state2 {
- uint64_t u64;
- struct cvmx_npei_state2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t npei:1;
- uint64_t rac:1;
- uint64_t csm1:15;
- uint64_t csm0:15;
- uint64_t nnp0:8;
- uint64_t nnd:8;
- #else
- uint64_t nnd:8;
- uint64_t nnp0:8;
- uint64_t csm0:15;
- uint64_t csm1:15;
- uint64_t rac:1;
- uint64_t npei:1;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- struct cvmx_npei_state2_s cn52xx;
- struct cvmx_npei_state2_s cn52xxp1;
- struct cvmx_npei_state2_s cn56xx;
- struct cvmx_npei_state2_s cn56xxp1;
- };
- union cvmx_npei_state3 {
- uint64_t u64;
- struct cvmx_npei_state3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_56_63:8;
- uint64_t psm1:15;
- uint64_t psm0:15;
- uint64_t nsm1:13;
- uint64_t nsm0:13;
- #else
- uint64_t nsm0:13;
- uint64_t nsm1:13;
- uint64_t psm0:15;
- uint64_t psm1:15;
- uint64_t reserved_56_63:8;
- #endif
- } s;
- struct cvmx_npei_state3_s cn52xx;
- struct cvmx_npei_state3_s cn52xxp1;
- struct cvmx_npei_state3_s cn56xx;
- struct cvmx_npei_state3_s cn56xxp1;
- };
- union cvmx_npei_win_rd_addr {
- uint64_t u64;
- struct cvmx_npei_win_rd_addr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_51_63:13;
- uint64_t ld_cmd:2;
- uint64_t iobit:1;
- uint64_t rd_addr:48;
- #else
- uint64_t rd_addr:48;
- uint64_t iobit:1;
- uint64_t ld_cmd:2;
- uint64_t reserved_51_63:13;
- #endif
- } s;
- struct cvmx_npei_win_rd_addr_s cn52xx;
- struct cvmx_npei_win_rd_addr_s cn52xxp1;
- struct cvmx_npei_win_rd_addr_s cn56xx;
- struct cvmx_npei_win_rd_addr_s cn56xxp1;
- };
- union cvmx_npei_win_rd_data {
- uint64_t u64;
- struct cvmx_npei_win_rd_data_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t rd_data:64;
- #else
- uint64_t rd_data:64;
- #endif
- } s;
- struct cvmx_npei_win_rd_data_s cn52xx;
- struct cvmx_npei_win_rd_data_s cn52xxp1;
- struct cvmx_npei_win_rd_data_s cn56xx;
- struct cvmx_npei_win_rd_data_s cn56xxp1;
- };
- union cvmx_npei_win_wr_addr {
- uint64_t u64;
- struct cvmx_npei_win_wr_addr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t iobit:1;
- uint64_t wr_addr:46;
- uint64_t reserved_0_1:2;
- #else
- uint64_t reserved_0_1:2;
- uint64_t wr_addr:46;
- uint64_t iobit:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- struct cvmx_npei_win_wr_addr_s cn52xx;
- struct cvmx_npei_win_wr_addr_s cn52xxp1;
- struct cvmx_npei_win_wr_addr_s cn56xx;
- struct cvmx_npei_win_wr_addr_s cn56xxp1;
- };
- union cvmx_npei_win_wr_data {
- uint64_t u64;
- struct cvmx_npei_win_wr_data_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wr_data:64;
- #else
- uint64_t wr_data:64;
- #endif
- } s;
- struct cvmx_npei_win_wr_data_s cn52xx;
- struct cvmx_npei_win_wr_data_s cn52xxp1;
- struct cvmx_npei_win_wr_data_s cn56xx;
- struct cvmx_npei_win_wr_data_s cn56xxp1;
- };
- union cvmx_npei_win_wr_mask {
- uint64_t u64;
- struct cvmx_npei_win_wr_mask_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t wr_mask:8;
- #else
- uint64_t wr_mask:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- struct cvmx_npei_win_wr_mask_s cn52xx;
- struct cvmx_npei_win_wr_mask_s cn52xxp1;
- struct cvmx_npei_win_wr_mask_s cn56xx;
- struct cvmx_npei_win_wr_mask_s cn56xxp1;
- };
- union cvmx_npei_window_ctl {
- uint64_t u64;
- struct cvmx_npei_window_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t time:32;
- #else
- uint64_t time:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_npei_window_ctl_s cn52xx;
- struct cvmx_npei_window_ctl_s cn52xxp1;
- struct cvmx_npei_window_ctl_s cn56xx;
- struct cvmx_npei_window_ctl_s cn56xxp1;
- };
- #endif
|