cvmx-gpio-defs.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_GPIO_DEFS_H__
  28. #define __CVMX_GPIO_DEFS_H__
  29. #define CVMX_GPIO_BIT_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001070000000800ull) + ((offset) & 15) * 8)
  30. #define CVMX_GPIO_BOOT_ENA (CVMX_ADD_IO_SEG(0x00010700000008A8ull))
  31. #define CVMX_GPIO_CLK_GENX(offset) (CVMX_ADD_IO_SEG(0x00010700000008C0ull) + ((offset) & 3) * 8)
  32. #define CVMX_GPIO_CLK_QLMX(offset) (CVMX_ADD_IO_SEG(0x00010700000008E0ull) + ((offset) & 1) * 8)
  33. #define CVMX_GPIO_DBG_ENA (CVMX_ADD_IO_SEG(0x00010700000008A0ull))
  34. #define CVMX_GPIO_INT_CLR (CVMX_ADD_IO_SEG(0x0001070000000898ull))
  35. #define CVMX_GPIO_MULTI_CAST (CVMX_ADD_IO_SEG(0x00010700000008B0ull))
  36. #define CVMX_GPIO_PIN_ENA (CVMX_ADD_IO_SEG(0x00010700000008B8ull))
  37. #define CVMX_GPIO_RX_DAT (CVMX_ADD_IO_SEG(0x0001070000000880ull))
  38. #define CVMX_GPIO_TIM_CTL (CVMX_ADD_IO_SEG(0x00010700000008A0ull))
  39. #define CVMX_GPIO_TX_CLR (CVMX_ADD_IO_SEG(0x0001070000000890ull))
  40. #define CVMX_GPIO_TX_SET (CVMX_ADD_IO_SEG(0x0001070000000888ull))
  41. #define CVMX_GPIO_XBIT_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001070000000900ull) + ((offset) & 31) * 8 - 8*16)
  42. union cvmx_gpio_bit_cfgx {
  43. uint64_t u64;
  44. struct cvmx_gpio_bit_cfgx_s {
  45. #ifdef __BIG_ENDIAN_BITFIELD
  46. uint64_t reserved_17_63:47;
  47. uint64_t synce_sel:2;
  48. uint64_t clk_gen:1;
  49. uint64_t clk_sel:2;
  50. uint64_t fil_sel:4;
  51. uint64_t fil_cnt:4;
  52. uint64_t int_type:1;
  53. uint64_t int_en:1;
  54. uint64_t rx_xor:1;
  55. uint64_t tx_oe:1;
  56. #else
  57. uint64_t tx_oe:1;
  58. uint64_t rx_xor:1;
  59. uint64_t int_en:1;
  60. uint64_t int_type:1;
  61. uint64_t fil_cnt:4;
  62. uint64_t fil_sel:4;
  63. uint64_t clk_sel:2;
  64. uint64_t clk_gen:1;
  65. uint64_t synce_sel:2;
  66. uint64_t reserved_17_63:47;
  67. #endif
  68. } s;
  69. struct cvmx_gpio_bit_cfgx_cn30xx {
  70. #ifdef __BIG_ENDIAN_BITFIELD
  71. uint64_t reserved_12_63:52;
  72. uint64_t fil_sel:4;
  73. uint64_t fil_cnt:4;
  74. uint64_t int_type:1;
  75. uint64_t int_en:1;
  76. uint64_t rx_xor:1;
  77. uint64_t tx_oe:1;
  78. #else
  79. uint64_t tx_oe:1;
  80. uint64_t rx_xor:1;
  81. uint64_t int_en:1;
  82. uint64_t int_type:1;
  83. uint64_t fil_cnt:4;
  84. uint64_t fil_sel:4;
  85. uint64_t reserved_12_63:52;
  86. #endif
  87. } cn30xx;
  88. struct cvmx_gpio_bit_cfgx_cn30xx cn31xx;
  89. struct cvmx_gpio_bit_cfgx_cn30xx cn38xx;
  90. struct cvmx_gpio_bit_cfgx_cn30xx cn38xxp2;
  91. struct cvmx_gpio_bit_cfgx_cn30xx cn50xx;
  92. struct cvmx_gpio_bit_cfgx_cn52xx {
  93. #ifdef __BIG_ENDIAN_BITFIELD
  94. uint64_t reserved_15_63:49;
  95. uint64_t clk_gen:1;
  96. uint64_t clk_sel:2;
  97. uint64_t fil_sel:4;
  98. uint64_t fil_cnt:4;
  99. uint64_t int_type:1;
  100. uint64_t int_en:1;
  101. uint64_t rx_xor:1;
  102. uint64_t tx_oe:1;
  103. #else
  104. uint64_t tx_oe:1;
  105. uint64_t rx_xor:1;
  106. uint64_t int_en:1;
  107. uint64_t int_type:1;
  108. uint64_t fil_cnt:4;
  109. uint64_t fil_sel:4;
  110. uint64_t clk_sel:2;
  111. uint64_t clk_gen:1;
  112. uint64_t reserved_15_63:49;
  113. #endif
  114. } cn52xx;
  115. struct cvmx_gpio_bit_cfgx_cn52xx cn52xxp1;
  116. struct cvmx_gpio_bit_cfgx_cn52xx cn56xx;
  117. struct cvmx_gpio_bit_cfgx_cn52xx cn56xxp1;
  118. struct cvmx_gpio_bit_cfgx_cn30xx cn58xx;
  119. struct cvmx_gpio_bit_cfgx_cn30xx cn58xxp1;
  120. struct cvmx_gpio_bit_cfgx_s cn61xx;
  121. struct cvmx_gpio_bit_cfgx_s cn63xx;
  122. struct cvmx_gpio_bit_cfgx_s cn63xxp1;
  123. struct cvmx_gpio_bit_cfgx_s cn66xx;
  124. struct cvmx_gpio_bit_cfgx_s cn68xx;
  125. struct cvmx_gpio_bit_cfgx_s cn68xxp1;
  126. struct cvmx_gpio_bit_cfgx_s cnf71xx;
  127. };
  128. union cvmx_gpio_boot_ena {
  129. uint64_t u64;
  130. struct cvmx_gpio_boot_ena_s {
  131. #ifdef __BIG_ENDIAN_BITFIELD
  132. uint64_t reserved_12_63:52;
  133. uint64_t boot_ena:4;
  134. uint64_t reserved_0_7:8;
  135. #else
  136. uint64_t reserved_0_7:8;
  137. uint64_t boot_ena:4;
  138. uint64_t reserved_12_63:52;
  139. #endif
  140. } s;
  141. struct cvmx_gpio_boot_ena_s cn30xx;
  142. struct cvmx_gpio_boot_ena_s cn31xx;
  143. struct cvmx_gpio_boot_ena_s cn50xx;
  144. };
  145. union cvmx_gpio_clk_genx {
  146. uint64_t u64;
  147. struct cvmx_gpio_clk_genx_s {
  148. #ifdef __BIG_ENDIAN_BITFIELD
  149. uint64_t reserved_32_63:32;
  150. uint64_t n:32;
  151. #else
  152. uint64_t n:32;
  153. uint64_t reserved_32_63:32;
  154. #endif
  155. } s;
  156. struct cvmx_gpio_clk_genx_s cn52xx;
  157. struct cvmx_gpio_clk_genx_s cn52xxp1;
  158. struct cvmx_gpio_clk_genx_s cn56xx;
  159. struct cvmx_gpio_clk_genx_s cn56xxp1;
  160. struct cvmx_gpio_clk_genx_s cn61xx;
  161. struct cvmx_gpio_clk_genx_s cn63xx;
  162. struct cvmx_gpio_clk_genx_s cn63xxp1;
  163. struct cvmx_gpio_clk_genx_s cn66xx;
  164. struct cvmx_gpio_clk_genx_s cn68xx;
  165. struct cvmx_gpio_clk_genx_s cn68xxp1;
  166. struct cvmx_gpio_clk_genx_s cnf71xx;
  167. };
  168. union cvmx_gpio_clk_qlmx {
  169. uint64_t u64;
  170. struct cvmx_gpio_clk_qlmx_s {
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. uint64_t reserved_11_63:53;
  173. uint64_t qlm_sel:3;
  174. uint64_t reserved_3_7:5;
  175. uint64_t div:1;
  176. uint64_t lane_sel:2;
  177. #else
  178. uint64_t lane_sel:2;
  179. uint64_t div:1;
  180. uint64_t reserved_3_7:5;
  181. uint64_t qlm_sel:3;
  182. uint64_t reserved_11_63:53;
  183. #endif
  184. } s;
  185. struct cvmx_gpio_clk_qlmx_cn61xx {
  186. #ifdef __BIG_ENDIAN_BITFIELD
  187. uint64_t reserved_10_63:54;
  188. uint64_t qlm_sel:2;
  189. uint64_t reserved_3_7:5;
  190. uint64_t div:1;
  191. uint64_t lane_sel:2;
  192. #else
  193. uint64_t lane_sel:2;
  194. uint64_t div:1;
  195. uint64_t reserved_3_7:5;
  196. uint64_t qlm_sel:2;
  197. uint64_t reserved_10_63:54;
  198. #endif
  199. } cn61xx;
  200. struct cvmx_gpio_clk_qlmx_cn63xx {
  201. #ifdef __BIG_ENDIAN_BITFIELD
  202. uint64_t reserved_3_63:61;
  203. uint64_t div:1;
  204. uint64_t lane_sel:2;
  205. #else
  206. uint64_t lane_sel:2;
  207. uint64_t div:1;
  208. uint64_t reserved_3_63:61;
  209. #endif
  210. } cn63xx;
  211. struct cvmx_gpio_clk_qlmx_cn63xx cn63xxp1;
  212. struct cvmx_gpio_clk_qlmx_cn61xx cn66xx;
  213. struct cvmx_gpio_clk_qlmx_s cn68xx;
  214. struct cvmx_gpio_clk_qlmx_s cn68xxp1;
  215. struct cvmx_gpio_clk_qlmx_cn61xx cnf71xx;
  216. };
  217. union cvmx_gpio_dbg_ena {
  218. uint64_t u64;
  219. struct cvmx_gpio_dbg_ena_s {
  220. #ifdef __BIG_ENDIAN_BITFIELD
  221. uint64_t reserved_21_63:43;
  222. uint64_t dbg_ena:21;
  223. #else
  224. uint64_t dbg_ena:21;
  225. uint64_t reserved_21_63:43;
  226. #endif
  227. } s;
  228. struct cvmx_gpio_dbg_ena_s cn30xx;
  229. struct cvmx_gpio_dbg_ena_s cn31xx;
  230. struct cvmx_gpio_dbg_ena_s cn50xx;
  231. };
  232. union cvmx_gpio_int_clr {
  233. uint64_t u64;
  234. struct cvmx_gpio_int_clr_s {
  235. #ifdef __BIG_ENDIAN_BITFIELD
  236. uint64_t reserved_16_63:48;
  237. uint64_t type:16;
  238. #else
  239. uint64_t type:16;
  240. uint64_t reserved_16_63:48;
  241. #endif
  242. } s;
  243. struct cvmx_gpio_int_clr_s cn30xx;
  244. struct cvmx_gpio_int_clr_s cn31xx;
  245. struct cvmx_gpio_int_clr_s cn38xx;
  246. struct cvmx_gpio_int_clr_s cn38xxp2;
  247. struct cvmx_gpio_int_clr_s cn50xx;
  248. struct cvmx_gpio_int_clr_s cn52xx;
  249. struct cvmx_gpio_int_clr_s cn52xxp1;
  250. struct cvmx_gpio_int_clr_s cn56xx;
  251. struct cvmx_gpio_int_clr_s cn56xxp1;
  252. struct cvmx_gpio_int_clr_s cn58xx;
  253. struct cvmx_gpio_int_clr_s cn58xxp1;
  254. struct cvmx_gpio_int_clr_s cn61xx;
  255. struct cvmx_gpio_int_clr_s cn63xx;
  256. struct cvmx_gpio_int_clr_s cn63xxp1;
  257. struct cvmx_gpio_int_clr_s cn66xx;
  258. struct cvmx_gpio_int_clr_s cn68xx;
  259. struct cvmx_gpio_int_clr_s cn68xxp1;
  260. struct cvmx_gpio_int_clr_s cnf71xx;
  261. };
  262. union cvmx_gpio_multi_cast {
  263. uint64_t u64;
  264. struct cvmx_gpio_multi_cast_s {
  265. #ifdef __BIG_ENDIAN_BITFIELD
  266. uint64_t reserved_1_63:63;
  267. uint64_t en:1;
  268. #else
  269. uint64_t en:1;
  270. uint64_t reserved_1_63:63;
  271. #endif
  272. } s;
  273. struct cvmx_gpio_multi_cast_s cn61xx;
  274. struct cvmx_gpio_multi_cast_s cnf71xx;
  275. };
  276. union cvmx_gpio_pin_ena {
  277. uint64_t u64;
  278. struct cvmx_gpio_pin_ena_s {
  279. #ifdef __BIG_ENDIAN_BITFIELD
  280. uint64_t reserved_20_63:44;
  281. uint64_t ena19:1;
  282. uint64_t ena18:1;
  283. uint64_t reserved_0_17:18;
  284. #else
  285. uint64_t reserved_0_17:18;
  286. uint64_t ena18:1;
  287. uint64_t ena19:1;
  288. uint64_t reserved_20_63:44;
  289. #endif
  290. } s;
  291. struct cvmx_gpio_pin_ena_s cn66xx;
  292. };
  293. union cvmx_gpio_rx_dat {
  294. uint64_t u64;
  295. struct cvmx_gpio_rx_dat_s {
  296. #ifdef __BIG_ENDIAN_BITFIELD
  297. uint64_t reserved_24_63:40;
  298. uint64_t dat:24;
  299. #else
  300. uint64_t dat:24;
  301. uint64_t reserved_24_63:40;
  302. #endif
  303. } s;
  304. struct cvmx_gpio_rx_dat_s cn30xx;
  305. struct cvmx_gpio_rx_dat_s cn31xx;
  306. struct cvmx_gpio_rx_dat_cn38xx {
  307. #ifdef __BIG_ENDIAN_BITFIELD
  308. uint64_t reserved_16_63:48;
  309. uint64_t dat:16;
  310. #else
  311. uint64_t dat:16;
  312. uint64_t reserved_16_63:48;
  313. #endif
  314. } cn38xx;
  315. struct cvmx_gpio_rx_dat_cn38xx cn38xxp2;
  316. struct cvmx_gpio_rx_dat_s cn50xx;
  317. struct cvmx_gpio_rx_dat_cn38xx cn52xx;
  318. struct cvmx_gpio_rx_dat_cn38xx cn52xxp1;
  319. struct cvmx_gpio_rx_dat_cn38xx cn56xx;
  320. struct cvmx_gpio_rx_dat_cn38xx cn56xxp1;
  321. struct cvmx_gpio_rx_dat_cn38xx cn58xx;
  322. struct cvmx_gpio_rx_dat_cn38xx cn58xxp1;
  323. struct cvmx_gpio_rx_dat_cn61xx {
  324. #ifdef __BIG_ENDIAN_BITFIELD
  325. uint64_t reserved_20_63:44;
  326. uint64_t dat:20;
  327. #else
  328. uint64_t dat:20;
  329. uint64_t reserved_20_63:44;
  330. #endif
  331. } cn61xx;
  332. struct cvmx_gpio_rx_dat_cn38xx cn63xx;
  333. struct cvmx_gpio_rx_dat_cn38xx cn63xxp1;
  334. struct cvmx_gpio_rx_dat_cn61xx cn66xx;
  335. struct cvmx_gpio_rx_dat_cn38xx cn68xx;
  336. struct cvmx_gpio_rx_dat_cn38xx cn68xxp1;
  337. struct cvmx_gpio_rx_dat_cn61xx cnf71xx;
  338. };
  339. union cvmx_gpio_tim_ctl {
  340. uint64_t u64;
  341. struct cvmx_gpio_tim_ctl_s {
  342. #ifdef __BIG_ENDIAN_BITFIELD
  343. uint64_t reserved_4_63:60;
  344. uint64_t sel:4;
  345. #else
  346. uint64_t sel:4;
  347. uint64_t reserved_4_63:60;
  348. #endif
  349. } s;
  350. struct cvmx_gpio_tim_ctl_s cn68xx;
  351. struct cvmx_gpio_tim_ctl_s cn68xxp1;
  352. };
  353. union cvmx_gpio_tx_clr {
  354. uint64_t u64;
  355. struct cvmx_gpio_tx_clr_s {
  356. #ifdef __BIG_ENDIAN_BITFIELD
  357. uint64_t reserved_24_63:40;
  358. uint64_t clr:24;
  359. #else
  360. uint64_t clr:24;
  361. uint64_t reserved_24_63:40;
  362. #endif
  363. } s;
  364. struct cvmx_gpio_tx_clr_s cn30xx;
  365. struct cvmx_gpio_tx_clr_s cn31xx;
  366. struct cvmx_gpio_tx_clr_cn38xx {
  367. #ifdef __BIG_ENDIAN_BITFIELD
  368. uint64_t reserved_16_63:48;
  369. uint64_t clr:16;
  370. #else
  371. uint64_t clr:16;
  372. uint64_t reserved_16_63:48;
  373. #endif
  374. } cn38xx;
  375. struct cvmx_gpio_tx_clr_cn38xx cn38xxp2;
  376. struct cvmx_gpio_tx_clr_s cn50xx;
  377. struct cvmx_gpio_tx_clr_cn38xx cn52xx;
  378. struct cvmx_gpio_tx_clr_cn38xx cn52xxp1;
  379. struct cvmx_gpio_tx_clr_cn38xx cn56xx;
  380. struct cvmx_gpio_tx_clr_cn38xx cn56xxp1;
  381. struct cvmx_gpio_tx_clr_cn38xx cn58xx;
  382. struct cvmx_gpio_tx_clr_cn38xx cn58xxp1;
  383. struct cvmx_gpio_tx_clr_cn61xx {
  384. #ifdef __BIG_ENDIAN_BITFIELD
  385. uint64_t reserved_20_63:44;
  386. uint64_t clr:20;
  387. #else
  388. uint64_t clr:20;
  389. uint64_t reserved_20_63:44;
  390. #endif
  391. } cn61xx;
  392. struct cvmx_gpio_tx_clr_cn38xx cn63xx;
  393. struct cvmx_gpio_tx_clr_cn38xx cn63xxp1;
  394. struct cvmx_gpio_tx_clr_cn61xx cn66xx;
  395. struct cvmx_gpio_tx_clr_cn38xx cn68xx;
  396. struct cvmx_gpio_tx_clr_cn38xx cn68xxp1;
  397. struct cvmx_gpio_tx_clr_cn61xx cnf71xx;
  398. };
  399. union cvmx_gpio_tx_set {
  400. uint64_t u64;
  401. struct cvmx_gpio_tx_set_s {
  402. #ifdef __BIG_ENDIAN_BITFIELD
  403. uint64_t reserved_24_63:40;
  404. uint64_t set:24;
  405. #else
  406. uint64_t set:24;
  407. uint64_t reserved_24_63:40;
  408. #endif
  409. } s;
  410. struct cvmx_gpio_tx_set_s cn30xx;
  411. struct cvmx_gpio_tx_set_s cn31xx;
  412. struct cvmx_gpio_tx_set_cn38xx {
  413. #ifdef __BIG_ENDIAN_BITFIELD
  414. uint64_t reserved_16_63:48;
  415. uint64_t set:16;
  416. #else
  417. uint64_t set:16;
  418. uint64_t reserved_16_63:48;
  419. #endif
  420. } cn38xx;
  421. struct cvmx_gpio_tx_set_cn38xx cn38xxp2;
  422. struct cvmx_gpio_tx_set_s cn50xx;
  423. struct cvmx_gpio_tx_set_cn38xx cn52xx;
  424. struct cvmx_gpio_tx_set_cn38xx cn52xxp1;
  425. struct cvmx_gpio_tx_set_cn38xx cn56xx;
  426. struct cvmx_gpio_tx_set_cn38xx cn56xxp1;
  427. struct cvmx_gpio_tx_set_cn38xx cn58xx;
  428. struct cvmx_gpio_tx_set_cn38xx cn58xxp1;
  429. struct cvmx_gpio_tx_set_cn61xx {
  430. #ifdef __BIG_ENDIAN_BITFIELD
  431. uint64_t reserved_20_63:44;
  432. uint64_t set:20;
  433. #else
  434. uint64_t set:20;
  435. uint64_t reserved_20_63:44;
  436. #endif
  437. } cn61xx;
  438. struct cvmx_gpio_tx_set_cn38xx cn63xx;
  439. struct cvmx_gpio_tx_set_cn38xx cn63xxp1;
  440. struct cvmx_gpio_tx_set_cn61xx cn66xx;
  441. struct cvmx_gpio_tx_set_cn38xx cn68xx;
  442. struct cvmx_gpio_tx_set_cn38xx cn68xxp1;
  443. struct cvmx_gpio_tx_set_cn61xx cnf71xx;
  444. };
  445. union cvmx_gpio_xbit_cfgx {
  446. uint64_t u64;
  447. struct cvmx_gpio_xbit_cfgx_s {
  448. #ifdef __BIG_ENDIAN_BITFIELD
  449. uint64_t reserved_17_63:47;
  450. uint64_t synce_sel:2;
  451. uint64_t clk_gen:1;
  452. uint64_t clk_sel:2;
  453. uint64_t fil_sel:4;
  454. uint64_t fil_cnt:4;
  455. uint64_t int_type:1;
  456. uint64_t int_en:1;
  457. uint64_t rx_xor:1;
  458. uint64_t tx_oe:1;
  459. #else
  460. uint64_t tx_oe:1;
  461. uint64_t rx_xor:1;
  462. uint64_t int_en:1;
  463. uint64_t int_type:1;
  464. uint64_t fil_cnt:4;
  465. uint64_t fil_sel:4;
  466. uint64_t clk_sel:2;
  467. uint64_t clk_gen:1;
  468. uint64_t synce_sel:2;
  469. uint64_t reserved_17_63:47;
  470. #endif
  471. } s;
  472. struct cvmx_gpio_xbit_cfgx_cn30xx {
  473. #ifdef __BIG_ENDIAN_BITFIELD
  474. uint64_t reserved_12_63:52;
  475. uint64_t fil_sel:4;
  476. uint64_t fil_cnt:4;
  477. uint64_t reserved_2_3:2;
  478. uint64_t rx_xor:1;
  479. uint64_t tx_oe:1;
  480. #else
  481. uint64_t tx_oe:1;
  482. uint64_t rx_xor:1;
  483. uint64_t reserved_2_3:2;
  484. uint64_t fil_cnt:4;
  485. uint64_t fil_sel:4;
  486. uint64_t reserved_12_63:52;
  487. #endif
  488. } cn30xx;
  489. struct cvmx_gpio_xbit_cfgx_cn30xx cn31xx;
  490. struct cvmx_gpio_xbit_cfgx_cn30xx cn50xx;
  491. struct cvmx_gpio_xbit_cfgx_s cn61xx;
  492. struct cvmx_gpio_xbit_cfgx_s cn66xx;
  493. struct cvmx_gpio_xbit_cfgx_s cnf71xx;
  494. };
  495. #endif