mmu_context.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Switch a MMU context.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_MMU_CONTEXT_H
  12. #define _ASM_MMU_CONTEXT_H
  13. #include <linux/errno.h>
  14. #include <linux/sched.h>
  15. #include <linux/smp.h>
  16. #include <linux/slab.h>
  17. #include <asm/cacheflush.h>
  18. #include <asm/hazards.h>
  19. #include <asm/tlbflush.h>
  20. #ifdef CONFIG_MIPS_MT_SMTC
  21. #include <asm/mipsmtregs.h>
  22. #include <asm/smtc.h>
  23. #endif /* SMTC */
  24. #include <asm-generic/mm_hooks.h>
  25. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  26. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  27. tlbmiss_handler_setup_pgd((unsigned long)(pgd))
  28. extern void tlbmiss_handler_setup_pgd(unsigned long pgd);
  29. #define TLBMISS_HANDLER_SETUP() \
  30. do { \
  31. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
  32. write_c0_xcontext((unsigned long) smp_processor_id() << 51); \
  33. } while (0)
  34. #else /* CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
  35. /*
  36. * For the fast tlb miss handlers, we keep a per cpu array of pointers
  37. * to the current pgd for each processor. Also, the proc. id is stuffed
  38. * into the context register.
  39. */
  40. extern unsigned long pgd_current[];
  41. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  42. pgd_current[smp_processor_id()] = (unsigned long)(pgd)
  43. #ifdef CONFIG_32BIT
  44. #define TLBMISS_HANDLER_SETUP() \
  45. write_c0_context((unsigned long) smp_processor_id() << 25); \
  46. back_to_back_c0_hazard(); \
  47. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  48. #endif
  49. #ifdef CONFIG_64BIT
  50. #define TLBMISS_HANDLER_SETUP() \
  51. write_c0_context((unsigned long) smp_processor_id() << 26); \
  52. back_to_back_c0_hazard(); \
  53. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  54. #endif
  55. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
  56. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  57. #define ASID_INC 0x40
  58. #define ASID_MASK 0xfc0
  59. #elif defined(CONFIG_CPU_R8000)
  60. #define ASID_INC 0x10
  61. #define ASID_MASK 0xff0
  62. #elif defined(CONFIG_MIPS_MT_SMTC)
  63. #define ASID_INC 0x1
  64. extern unsigned long smtc_asid_mask;
  65. #define ASID_MASK (smtc_asid_mask)
  66. #define HW_ASID_MASK 0xff
  67. /* End SMTC/34K debug hack */
  68. #else /* FIXME: not correct for R6000 */
  69. #define ASID_INC 0x1
  70. #define ASID_MASK 0xff
  71. #endif
  72. #define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
  73. #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
  74. #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
  75. static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
  76. {
  77. }
  78. /*
  79. * All unused by hardware upper bits will be considered
  80. * as a software asid extension.
  81. */
  82. #define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
  83. #define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
  84. #ifndef CONFIG_MIPS_MT_SMTC
  85. /* Normal, classic MIPS get_new_mmu_context */
  86. static inline void
  87. get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
  88. {
  89. unsigned long asid = asid_cache(cpu);
  90. if (! ((asid += ASID_INC) & ASID_MASK) ) {
  91. if (cpu_has_vtag_icache)
  92. flush_icache_all();
  93. local_flush_tlb_all(); /* start new asid cycle */
  94. if (!asid) /* fix version if needed */
  95. asid = ASID_FIRST_VERSION;
  96. }
  97. cpu_context(cpu, mm) = asid_cache(cpu) = asid;
  98. }
  99. #else /* CONFIG_MIPS_MT_SMTC */
  100. #define get_new_mmu_context(mm, cpu) smtc_get_new_mmu_context((mm), (cpu))
  101. #endif /* CONFIG_MIPS_MT_SMTC */
  102. /*
  103. * Initialize the context related info for a new mm_struct
  104. * instance.
  105. */
  106. static inline int
  107. init_new_context(struct task_struct *tsk, struct mm_struct *mm)
  108. {
  109. int i;
  110. for_each_online_cpu(i)
  111. cpu_context(i, mm) = 0;
  112. return 0;
  113. }
  114. static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
  115. struct task_struct *tsk)
  116. {
  117. unsigned int cpu = smp_processor_id();
  118. unsigned long flags;
  119. #ifdef CONFIG_MIPS_MT_SMTC
  120. unsigned long oldasid;
  121. unsigned long mtflags;
  122. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  123. local_irq_save(flags);
  124. mtflags = dvpe();
  125. #else /* Not SMTC */
  126. local_irq_save(flags);
  127. #endif /* CONFIG_MIPS_MT_SMTC */
  128. /* Check if our ASID is of an older version and thus invalid */
  129. if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
  130. get_new_mmu_context(next, cpu);
  131. #ifdef CONFIG_MIPS_MT_SMTC
  132. /*
  133. * If the EntryHi ASID being replaced happens to be
  134. * the value flagged at ASID recycling time as having
  135. * an extended life, clear the bit showing it being
  136. * in use by this "CPU", and if that's the last bit,
  137. * free up the ASID value for use and flush any old
  138. * instances of it from the TLB.
  139. */
  140. oldasid = (read_c0_entryhi() & ASID_MASK);
  141. if(smtc_live_asid[mytlb][oldasid]) {
  142. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  143. if(smtc_live_asid[mytlb][oldasid] == 0)
  144. smtc_flush_tlb_asid(oldasid);
  145. }
  146. /*
  147. * Tread softly on EntryHi, and so long as we support
  148. * having ASID_MASK smaller than the hardware maximum,
  149. * make sure no "soft" bits become "hard"...
  150. */
  151. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  152. cpu_asid(cpu, next));
  153. ehb(); /* Make sure it propagates to TCStatus */
  154. evpe(mtflags);
  155. #else
  156. write_c0_entryhi(cpu_asid(cpu, next));
  157. #endif /* CONFIG_MIPS_MT_SMTC */
  158. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  159. /*
  160. * Mark current->active_mm as not "active" anymore.
  161. * We don't want to mislead possible IPI tlb flush routines.
  162. */
  163. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  164. cpumask_set_cpu(cpu, mm_cpumask(next));
  165. local_irq_restore(flags);
  166. }
  167. /*
  168. * Destroy context related info for an mm_struct that is about
  169. * to be put to rest.
  170. */
  171. static inline void destroy_context(struct mm_struct *mm)
  172. {
  173. }
  174. #define deactivate_mm(tsk, mm) do { } while (0)
  175. /*
  176. * After we have set current->mm to a new value, this activates
  177. * the context for the new mm so we see the new mappings.
  178. */
  179. static inline void
  180. activate_mm(struct mm_struct *prev, struct mm_struct *next)
  181. {
  182. unsigned long flags;
  183. unsigned int cpu = smp_processor_id();
  184. #ifdef CONFIG_MIPS_MT_SMTC
  185. unsigned long oldasid;
  186. unsigned long mtflags;
  187. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  188. #endif /* CONFIG_MIPS_MT_SMTC */
  189. local_irq_save(flags);
  190. /* Unconditionally get a new ASID. */
  191. get_new_mmu_context(next, cpu);
  192. #ifdef CONFIG_MIPS_MT_SMTC
  193. /* See comments for similar code above */
  194. mtflags = dvpe();
  195. oldasid = read_c0_entryhi() & ASID_MASK;
  196. if(smtc_live_asid[mytlb][oldasid]) {
  197. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  198. if(smtc_live_asid[mytlb][oldasid] == 0)
  199. smtc_flush_tlb_asid(oldasid);
  200. }
  201. /* See comments for similar code above */
  202. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  203. cpu_asid(cpu, next));
  204. ehb(); /* Make sure it propagates to TCStatus */
  205. evpe(mtflags);
  206. #else
  207. write_c0_entryhi(cpu_asid(cpu, next));
  208. #endif /* CONFIG_MIPS_MT_SMTC */
  209. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  210. /* mark mmu ownership change */
  211. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  212. cpumask_set_cpu(cpu, mm_cpumask(next));
  213. local_irq_restore(flags);
  214. }
  215. /*
  216. * If mm is currently active_mm, we can't really drop it. Instead,
  217. * we will get a new one for it.
  218. */
  219. static inline void
  220. drop_mmu_context(struct mm_struct *mm, unsigned cpu)
  221. {
  222. unsigned long flags;
  223. #ifdef CONFIG_MIPS_MT_SMTC
  224. unsigned long oldasid;
  225. /* Can't use spinlock because called from TLB flush within DVPE */
  226. unsigned int prevvpe;
  227. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  228. #endif /* CONFIG_MIPS_MT_SMTC */
  229. local_irq_save(flags);
  230. if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
  231. get_new_mmu_context(mm, cpu);
  232. #ifdef CONFIG_MIPS_MT_SMTC
  233. /* See comments for similar code above */
  234. prevvpe = dvpe();
  235. oldasid = (read_c0_entryhi() & ASID_MASK);
  236. if (smtc_live_asid[mytlb][oldasid]) {
  237. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  238. if(smtc_live_asid[mytlb][oldasid] == 0)
  239. smtc_flush_tlb_asid(oldasid);
  240. }
  241. /* See comments for similar code above */
  242. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK)
  243. | cpu_asid(cpu, mm));
  244. ehb(); /* Make sure it propagates to TCStatus */
  245. evpe(prevvpe);
  246. #else /* not CONFIG_MIPS_MT_SMTC */
  247. write_c0_entryhi(cpu_asid(cpu, mm));
  248. #endif /* CONFIG_MIPS_MT_SMTC */
  249. } else {
  250. /* will get a new context next time */
  251. #ifndef CONFIG_MIPS_MT_SMTC
  252. cpu_context(cpu, mm) = 0;
  253. #else /* SMTC */
  254. int i;
  255. /* SMTC shares the TLB (and ASIDs) across VPEs */
  256. for_each_online_cpu(i) {
  257. if((smtc_status & SMTC_TLB_SHARED)
  258. || (cpu_data[i].vpe_id == cpu_data[cpu].vpe_id))
  259. cpu_context(i, mm) = 0;
  260. }
  261. #endif /* CONFIG_MIPS_MT_SMTC */
  262. }
  263. local_irq_restore(flags);
  264. }
  265. #endif /* _ASM_MMU_CONTEXT_H */