mipsregs.h 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <asm/hazards.h>
  17. #include <asm/war.h>
  18. /*
  19. * The following macros are especially useful for __asm__
  20. * inline assembler.
  21. */
  22. #ifndef __STR
  23. #define __STR(x) #x
  24. #endif
  25. #ifndef STR
  26. #define STR(x) __STR(x)
  27. #endif
  28. /*
  29. * Configure language
  30. */
  31. #ifdef __ASSEMBLY__
  32. #define _ULCAST_
  33. #else
  34. #define _ULCAST_ (unsigned long)
  35. #endif
  36. /*
  37. * Coprocessor 0 register names
  38. */
  39. #define CP0_INDEX $0
  40. #define CP0_RANDOM $1
  41. #define CP0_ENTRYLO0 $2
  42. #define CP0_ENTRYLO1 $3
  43. #define CP0_CONF $3
  44. #define CP0_CONTEXT $4
  45. #define CP0_PAGEMASK $5
  46. #define CP0_WIRED $6
  47. #define CP0_INFO $7
  48. #define CP0_BADVADDR $8
  49. #define CP0_COUNT $9
  50. #define CP0_ENTRYHI $10
  51. #define CP0_COMPARE $11
  52. #define CP0_STATUS $12
  53. #define CP0_CAUSE $13
  54. #define CP0_EPC $14
  55. #define CP0_PRID $15
  56. #define CP0_CONFIG $16
  57. #define CP0_LLADDR $17
  58. #define CP0_WATCHLO $18
  59. #define CP0_WATCHHI $19
  60. #define CP0_XCONTEXT $20
  61. #define CP0_FRAMEMASK $21
  62. #define CP0_DIAGNOSTIC $22
  63. #define CP0_DEBUG $23
  64. #define CP0_DEPC $24
  65. #define CP0_PERFORMANCE $25
  66. #define CP0_ECC $26
  67. #define CP0_CACHEERR $27
  68. #define CP0_TAGLO $28
  69. #define CP0_TAGHI $29
  70. #define CP0_ERROREPC $30
  71. #define CP0_DESAVE $31
  72. /*
  73. * R4640/R4650 cp0 register names. These registers are listed
  74. * here only for completeness; without MMU these CPUs are not useable
  75. * by Linux. A future ELKS port might take make Linux run on them
  76. * though ...
  77. */
  78. #define CP0_IBASE $0
  79. #define CP0_IBOUND $1
  80. #define CP0_DBASE $2
  81. #define CP0_DBOUND $3
  82. #define CP0_CALG $17
  83. #define CP0_IWATCH $18
  84. #define CP0_DWATCH $19
  85. /*
  86. * Coprocessor 0 Set 1 register names
  87. */
  88. #define CP0_S1_DERRADDR0 $26
  89. #define CP0_S1_DERRADDR1 $27
  90. #define CP0_S1_INTCONTROL $20
  91. /*
  92. * Coprocessor 0 Set 2 register names
  93. */
  94. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  95. /*
  96. * Coprocessor 0 Set 3 register names
  97. */
  98. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  99. /*
  100. * TX39 Series
  101. */
  102. #define CP0_TX39_CACHE $7
  103. /*
  104. * Coprocessor 1 (FPU) register names
  105. */
  106. #define CP1_REVISION $0
  107. #define CP1_STATUS $31
  108. /*
  109. * FPU Status Register Values
  110. */
  111. /*
  112. * Status Register Values
  113. */
  114. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  115. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  116. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  117. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  118. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  119. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  120. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  121. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  122. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  123. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  124. /*
  125. * Bits 18 - 20 of the FPU Status Register will be read as 0,
  126. * and should be written as zero.
  127. */
  128. #define FPU_CSR_RSVD 0x001c0000
  129. /*
  130. * X the exception cause indicator
  131. * E the exception enable
  132. * S the sticky/flag bit
  133. */
  134. #define FPU_CSR_ALL_X 0x0003f000
  135. #define FPU_CSR_UNI_X 0x00020000
  136. #define FPU_CSR_INV_X 0x00010000
  137. #define FPU_CSR_DIV_X 0x00008000
  138. #define FPU_CSR_OVF_X 0x00004000
  139. #define FPU_CSR_UDF_X 0x00002000
  140. #define FPU_CSR_INE_X 0x00001000
  141. #define FPU_CSR_ALL_E 0x00000f80
  142. #define FPU_CSR_INV_E 0x00000800
  143. #define FPU_CSR_DIV_E 0x00000400
  144. #define FPU_CSR_OVF_E 0x00000200
  145. #define FPU_CSR_UDF_E 0x00000100
  146. #define FPU_CSR_INE_E 0x00000080
  147. #define FPU_CSR_ALL_S 0x0000007c
  148. #define FPU_CSR_INV_S 0x00000040
  149. #define FPU_CSR_DIV_S 0x00000020
  150. #define FPU_CSR_OVF_S 0x00000010
  151. #define FPU_CSR_UDF_S 0x00000008
  152. #define FPU_CSR_INE_S 0x00000004
  153. /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
  154. #define FPU_CSR_RM 0x00000003
  155. #define FPU_CSR_RN 0x0 /* nearest */
  156. #define FPU_CSR_RZ 0x1 /* towards zero */
  157. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  158. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  159. /*
  160. * Values for PageMask register
  161. */
  162. #ifdef CONFIG_CPU_VR41XX
  163. /* Why doesn't stupidity hurt ... */
  164. #define PM_1K 0x00000000
  165. #define PM_4K 0x00001800
  166. #define PM_16K 0x00007800
  167. #define PM_64K 0x0001f800
  168. #define PM_256K 0x0007f800
  169. #else
  170. #define PM_4K 0x00000000
  171. #define PM_8K 0x00002000
  172. #define PM_16K 0x00006000
  173. #define PM_32K 0x0000e000
  174. #define PM_64K 0x0001e000
  175. #define PM_128K 0x0003e000
  176. #define PM_256K 0x0007e000
  177. #define PM_512K 0x000fe000
  178. #define PM_1M 0x001fe000
  179. #define PM_2M 0x003fe000
  180. #define PM_4M 0x007fe000
  181. #define PM_8M 0x00ffe000
  182. #define PM_16M 0x01ffe000
  183. #define PM_32M 0x03ffe000
  184. #define PM_64M 0x07ffe000
  185. #define PM_256M 0x1fffe000
  186. #define PM_1G 0x7fffe000
  187. #endif
  188. /*
  189. * Default page size for a given kernel configuration
  190. */
  191. #ifdef CONFIG_PAGE_SIZE_4KB
  192. #define PM_DEFAULT_MASK PM_4K
  193. #elif defined(CONFIG_PAGE_SIZE_8KB)
  194. #define PM_DEFAULT_MASK PM_8K
  195. #elif defined(CONFIG_PAGE_SIZE_16KB)
  196. #define PM_DEFAULT_MASK PM_16K
  197. #elif defined(CONFIG_PAGE_SIZE_32KB)
  198. #define PM_DEFAULT_MASK PM_32K
  199. #elif defined(CONFIG_PAGE_SIZE_64KB)
  200. #define PM_DEFAULT_MASK PM_64K
  201. #else
  202. #error Bad page size configuration!
  203. #endif
  204. /*
  205. * Default huge tlb size for a given kernel configuration
  206. */
  207. #ifdef CONFIG_PAGE_SIZE_4KB
  208. #define PM_HUGE_MASK PM_1M
  209. #elif defined(CONFIG_PAGE_SIZE_8KB)
  210. #define PM_HUGE_MASK PM_4M
  211. #elif defined(CONFIG_PAGE_SIZE_16KB)
  212. #define PM_HUGE_MASK PM_16M
  213. #elif defined(CONFIG_PAGE_SIZE_32KB)
  214. #define PM_HUGE_MASK PM_64M
  215. #elif defined(CONFIG_PAGE_SIZE_64KB)
  216. #define PM_HUGE_MASK PM_256M
  217. #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
  218. #error Bad page size configuration for hugetlbfs!
  219. #endif
  220. /*
  221. * Values used for computation of new tlb entries
  222. */
  223. #define PL_4K 12
  224. #define PL_16K 14
  225. #define PL_64K 16
  226. #define PL_256K 18
  227. #define PL_1M 20
  228. #define PL_4M 22
  229. #define PL_16M 24
  230. #define PL_64M 26
  231. #define PL_256M 28
  232. /*
  233. * PageGrain bits
  234. */
  235. #define PG_RIE (_ULCAST_(1) << 31)
  236. #define PG_XIE (_ULCAST_(1) << 30)
  237. #define PG_ELPA (_ULCAST_(1) << 29)
  238. #define PG_ESP (_ULCAST_(1) << 28)
  239. /*
  240. * R4x00 interrupt enable / cause bits
  241. */
  242. #define IE_SW0 (_ULCAST_(1) << 8)
  243. #define IE_SW1 (_ULCAST_(1) << 9)
  244. #define IE_IRQ0 (_ULCAST_(1) << 10)
  245. #define IE_IRQ1 (_ULCAST_(1) << 11)
  246. #define IE_IRQ2 (_ULCAST_(1) << 12)
  247. #define IE_IRQ3 (_ULCAST_(1) << 13)
  248. #define IE_IRQ4 (_ULCAST_(1) << 14)
  249. #define IE_IRQ5 (_ULCAST_(1) << 15)
  250. /*
  251. * R4x00 interrupt cause bits
  252. */
  253. #define C_SW0 (_ULCAST_(1) << 8)
  254. #define C_SW1 (_ULCAST_(1) << 9)
  255. #define C_IRQ0 (_ULCAST_(1) << 10)
  256. #define C_IRQ1 (_ULCAST_(1) << 11)
  257. #define C_IRQ2 (_ULCAST_(1) << 12)
  258. #define C_IRQ3 (_ULCAST_(1) << 13)
  259. #define C_IRQ4 (_ULCAST_(1) << 14)
  260. #define C_IRQ5 (_ULCAST_(1) << 15)
  261. /*
  262. * Bitfields in the R4xx0 cp0 status register
  263. */
  264. #define ST0_IE 0x00000001
  265. #define ST0_EXL 0x00000002
  266. #define ST0_ERL 0x00000004
  267. #define ST0_KSU 0x00000018
  268. # define KSU_USER 0x00000010
  269. # define KSU_SUPERVISOR 0x00000008
  270. # define KSU_KERNEL 0x00000000
  271. #define ST0_UX 0x00000020
  272. #define ST0_SX 0x00000040
  273. #define ST0_KX 0x00000080
  274. #define ST0_DE 0x00010000
  275. #define ST0_CE 0x00020000
  276. /*
  277. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  278. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  279. * processors.
  280. */
  281. #define ST0_CO 0x08000000
  282. /*
  283. * Bitfields in the R[23]000 cp0 status register.
  284. */
  285. #define ST0_IEC 0x00000001
  286. #define ST0_KUC 0x00000002
  287. #define ST0_IEP 0x00000004
  288. #define ST0_KUP 0x00000008
  289. #define ST0_IEO 0x00000010
  290. #define ST0_KUO 0x00000020
  291. /* bits 6 & 7 are reserved on R[23]000 */
  292. #define ST0_ISC 0x00010000
  293. #define ST0_SWC 0x00020000
  294. #define ST0_CM 0x00080000
  295. /*
  296. * Bits specific to the R4640/R4650
  297. */
  298. #define ST0_UM (_ULCAST_(1) << 4)
  299. #define ST0_IL (_ULCAST_(1) << 23)
  300. #define ST0_DL (_ULCAST_(1) << 24)
  301. /*
  302. * Enable the MIPS MDMX and DSP ASEs
  303. */
  304. #define ST0_MX 0x01000000
  305. /*
  306. * Bitfields in the TX39 family CP0 Configuration Register 3
  307. */
  308. #define TX39_CONF_ICS_SHIFT 19
  309. #define TX39_CONF_ICS_MASK 0x00380000
  310. #define TX39_CONF_ICS_1KB 0x00000000
  311. #define TX39_CONF_ICS_2KB 0x00080000
  312. #define TX39_CONF_ICS_4KB 0x00100000
  313. #define TX39_CONF_ICS_8KB 0x00180000
  314. #define TX39_CONF_ICS_16KB 0x00200000
  315. #define TX39_CONF_DCS_SHIFT 16
  316. #define TX39_CONF_DCS_MASK 0x00070000
  317. #define TX39_CONF_DCS_1KB 0x00000000
  318. #define TX39_CONF_DCS_2KB 0x00010000
  319. #define TX39_CONF_DCS_4KB 0x00020000
  320. #define TX39_CONF_DCS_8KB 0x00030000
  321. #define TX39_CONF_DCS_16KB 0x00040000
  322. #define TX39_CONF_CWFON 0x00004000
  323. #define TX39_CONF_WBON 0x00002000
  324. #define TX39_CONF_RF_SHIFT 10
  325. #define TX39_CONF_RF_MASK 0x00000c00
  326. #define TX39_CONF_DOZE 0x00000200
  327. #define TX39_CONF_HALT 0x00000100
  328. #define TX39_CONF_LOCK 0x00000080
  329. #define TX39_CONF_ICE 0x00000020
  330. #define TX39_CONF_DCE 0x00000010
  331. #define TX39_CONF_IRSIZE_SHIFT 2
  332. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  333. #define TX39_CONF_DRSIZE_SHIFT 0
  334. #define TX39_CONF_DRSIZE_MASK 0x00000003
  335. /*
  336. * Status register bits available in all MIPS CPUs.
  337. */
  338. #define ST0_IM 0x0000ff00
  339. #define STATUSB_IP0 8
  340. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  341. #define STATUSB_IP1 9
  342. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  343. #define STATUSB_IP2 10
  344. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  345. #define STATUSB_IP3 11
  346. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  347. #define STATUSB_IP4 12
  348. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  349. #define STATUSB_IP5 13
  350. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  351. #define STATUSB_IP6 14
  352. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  353. #define STATUSB_IP7 15
  354. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  355. #define STATUSB_IP8 0
  356. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  357. #define STATUSB_IP9 1
  358. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  359. #define STATUSB_IP10 2
  360. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  361. #define STATUSB_IP11 3
  362. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  363. #define STATUSB_IP12 4
  364. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  365. #define STATUSB_IP13 5
  366. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  367. #define STATUSB_IP14 6
  368. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  369. #define STATUSB_IP15 7
  370. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  371. #define ST0_CH 0x00040000
  372. #define ST0_NMI 0x00080000
  373. #define ST0_SR 0x00100000
  374. #define ST0_TS 0x00200000
  375. #define ST0_BEV 0x00400000
  376. #define ST0_RE 0x02000000
  377. #define ST0_FR 0x04000000
  378. #define ST0_CU 0xf0000000
  379. #define ST0_CU0 0x10000000
  380. #define ST0_CU1 0x20000000
  381. #define ST0_CU2 0x40000000
  382. #define ST0_CU3 0x80000000
  383. #define ST0_XX 0x80000000 /* MIPS IV naming */
  384. /*
  385. * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
  386. *
  387. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  388. */
  389. #define INTCTLB_IPPCI 26
  390. #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
  391. #define INTCTLB_IPTI 29
  392. #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
  393. /*
  394. * Bitfields and bit numbers in the coprocessor 0 cause register.
  395. *
  396. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  397. */
  398. #define CAUSEB_EXCCODE 2
  399. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  400. #define CAUSEB_IP 8
  401. #define CAUSEF_IP (_ULCAST_(255) << 8)
  402. #define CAUSEB_IP0 8
  403. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  404. #define CAUSEB_IP1 9
  405. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  406. #define CAUSEB_IP2 10
  407. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  408. #define CAUSEB_IP3 11
  409. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  410. #define CAUSEB_IP4 12
  411. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  412. #define CAUSEB_IP5 13
  413. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  414. #define CAUSEB_IP6 14
  415. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  416. #define CAUSEB_IP7 15
  417. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  418. #define CAUSEB_IV 23
  419. #define CAUSEF_IV (_ULCAST_(1) << 23)
  420. #define CAUSEB_PCI 26
  421. #define CAUSEF_PCI (_ULCAST_(1) << 26)
  422. #define CAUSEB_CE 28
  423. #define CAUSEF_CE (_ULCAST_(3) << 28)
  424. #define CAUSEB_TI 30
  425. #define CAUSEF_TI (_ULCAST_(1) << 30)
  426. #define CAUSEB_BD 31
  427. #define CAUSEF_BD (_ULCAST_(1) << 31)
  428. /*
  429. * Bits in the coprocessor 0 config register.
  430. */
  431. /* Generic bits. */
  432. #define CONF_CM_CACHABLE_NO_WA 0
  433. #define CONF_CM_CACHABLE_WA 1
  434. #define CONF_CM_UNCACHED 2
  435. #define CONF_CM_CACHABLE_NONCOHERENT 3
  436. #define CONF_CM_CACHABLE_CE 4
  437. #define CONF_CM_CACHABLE_COW 5
  438. #define CONF_CM_CACHABLE_CUW 6
  439. #define CONF_CM_CACHABLE_ACCELERATED 7
  440. #define CONF_CM_CMASK 7
  441. #define CONF_BE (_ULCAST_(1) << 15)
  442. /* Bits common to various processors. */
  443. #define CONF_CU (_ULCAST_(1) << 3)
  444. #define CONF_DB (_ULCAST_(1) << 4)
  445. #define CONF_IB (_ULCAST_(1) << 5)
  446. #define CONF_DC (_ULCAST_(7) << 6)
  447. #define CONF_IC (_ULCAST_(7) << 9)
  448. #define CONF_EB (_ULCAST_(1) << 13)
  449. #define CONF_EM (_ULCAST_(1) << 14)
  450. #define CONF_SM (_ULCAST_(1) << 16)
  451. #define CONF_SC (_ULCAST_(1) << 17)
  452. #define CONF_EW (_ULCAST_(3) << 18)
  453. #define CONF_EP (_ULCAST_(15)<< 24)
  454. #define CONF_EC (_ULCAST_(7) << 28)
  455. #define CONF_CM (_ULCAST_(1) << 31)
  456. /* Bits specific to the R4xx0. */
  457. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  458. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  459. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  460. /* Bits specific to the R5000. */
  461. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  462. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  463. /* Bits specific to the RM7000. */
  464. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  465. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  466. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  467. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  468. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  469. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  470. /* Bits specific to the R10000. */
  471. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  472. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  473. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  474. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  475. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  476. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  477. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  478. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  479. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  480. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  481. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  482. /* Bits specific to the VR41xx. */
  483. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  484. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  485. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  486. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  487. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  488. /* Bits specific to the R30xx. */
  489. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  490. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  491. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  492. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  493. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  494. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  495. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  496. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  497. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  498. /* Bits specific to the TX49. */
  499. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  500. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  501. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  502. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  503. /* Bits specific to the MIPS32/64 PRA. */
  504. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  505. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  506. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  507. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  508. /*
  509. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  510. */
  511. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  512. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  513. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  514. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  515. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  516. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  517. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  518. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  519. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  520. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  521. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  522. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  523. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  524. #define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
  525. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  526. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  527. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  528. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  529. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  530. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  531. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  532. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  533. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  534. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  535. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  536. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  537. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  538. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  539. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  540. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  541. #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
  542. #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
  543. #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
  544. #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
  545. #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
  546. #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
  547. #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
  548. #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
  549. #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
  550. #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
  551. #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
  552. /*
  553. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  554. */
  555. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  556. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  557. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  558. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  559. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  560. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  561. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  562. #ifndef __ASSEMBLY__
  563. /*
  564. * Functions to access the R10000 performance counters. These are basically
  565. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  566. * performance counter number encoded into bits 1 ... 5 of the instruction.
  567. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  568. * disassembler these will look like an access to sel 0 or 1.
  569. */
  570. #define read_r10k_perf_cntr(counter) \
  571. ({ \
  572. unsigned int __res; \
  573. __asm__ __volatile__( \
  574. "mfpc\t%0, %1" \
  575. : "=r" (__res) \
  576. : "i" (counter)); \
  577. \
  578. __res; \
  579. })
  580. #define write_r10k_perf_cntr(counter,val) \
  581. do { \
  582. __asm__ __volatile__( \
  583. "mtpc\t%0, %1" \
  584. : \
  585. : "r" (val), "i" (counter)); \
  586. } while (0)
  587. #define read_r10k_perf_event(counter) \
  588. ({ \
  589. unsigned int __res; \
  590. __asm__ __volatile__( \
  591. "mfps\t%0, %1" \
  592. : "=r" (__res) \
  593. : "i" (counter)); \
  594. \
  595. __res; \
  596. })
  597. #define write_r10k_perf_cntl(counter,val) \
  598. do { \
  599. __asm__ __volatile__( \
  600. "mtps\t%0, %1" \
  601. : \
  602. : "r" (val), "i" (counter)); \
  603. } while (0)
  604. /*
  605. * Macros to access the system control coprocessor
  606. */
  607. #define __read_32bit_c0_register(source, sel) \
  608. ({ int __res; \
  609. if (sel == 0) \
  610. __asm__ __volatile__( \
  611. "mfc0\t%0, " #source "\n\t" \
  612. : "=r" (__res)); \
  613. else \
  614. __asm__ __volatile__( \
  615. ".set\tmips32\n\t" \
  616. "mfc0\t%0, " #source ", " #sel "\n\t" \
  617. ".set\tmips0\n\t" \
  618. : "=r" (__res)); \
  619. __res; \
  620. })
  621. #define __read_64bit_c0_register(source, sel) \
  622. ({ unsigned long long __res; \
  623. if (sizeof(unsigned long) == 4) \
  624. __res = __read_64bit_c0_split(source, sel); \
  625. else if (sel == 0) \
  626. __asm__ __volatile__( \
  627. ".set\tmips3\n\t" \
  628. "dmfc0\t%0, " #source "\n\t" \
  629. ".set\tmips0" \
  630. : "=r" (__res)); \
  631. else \
  632. __asm__ __volatile__( \
  633. ".set\tmips64\n\t" \
  634. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  635. ".set\tmips0" \
  636. : "=r" (__res)); \
  637. __res; \
  638. })
  639. #define __write_32bit_c0_register(register, sel, value) \
  640. do { \
  641. if (sel == 0) \
  642. __asm__ __volatile__( \
  643. "mtc0\t%z0, " #register "\n\t" \
  644. : : "Jr" ((unsigned int)(value))); \
  645. else \
  646. __asm__ __volatile__( \
  647. ".set\tmips32\n\t" \
  648. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  649. ".set\tmips0" \
  650. : : "Jr" ((unsigned int)(value))); \
  651. } while (0)
  652. #define __write_64bit_c0_register(register, sel, value) \
  653. do { \
  654. if (sizeof(unsigned long) == 4) \
  655. __write_64bit_c0_split(register, sel, value); \
  656. else if (sel == 0) \
  657. __asm__ __volatile__( \
  658. ".set\tmips3\n\t" \
  659. "dmtc0\t%z0, " #register "\n\t" \
  660. ".set\tmips0" \
  661. : : "Jr" (value)); \
  662. else \
  663. __asm__ __volatile__( \
  664. ".set\tmips64\n\t" \
  665. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  666. ".set\tmips0" \
  667. : : "Jr" (value)); \
  668. } while (0)
  669. #define __read_ulong_c0_register(reg, sel) \
  670. ((sizeof(unsigned long) == 4) ? \
  671. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  672. (unsigned long) __read_64bit_c0_register(reg, sel))
  673. #define __write_ulong_c0_register(reg, sel, val) \
  674. do { \
  675. if (sizeof(unsigned long) == 4) \
  676. __write_32bit_c0_register(reg, sel, val); \
  677. else \
  678. __write_64bit_c0_register(reg, sel, val); \
  679. } while (0)
  680. /*
  681. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  682. */
  683. #define __read_32bit_c0_ctrl_register(source) \
  684. ({ int __res; \
  685. __asm__ __volatile__( \
  686. "cfc0\t%0, " #source "\n\t" \
  687. : "=r" (__res)); \
  688. __res; \
  689. })
  690. #define __write_32bit_c0_ctrl_register(register, value) \
  691. do { \
  692. __asm__ __volatile__( \
  693. "ctc0\t%z0, " #register "\n\t" \
  694. : : "Jr" ((unsigned int)(value))); \
  695. } while (0)
  696. /*
  697. * These versions are only needed for systems with more than 38 bits of
  698. * physical address space running the 32-bit kernel. That's none atm :-)
  699. */
  700. #define __read_64bit_c0_split(source, sel) \
  701. ({ \
  702. unsigned long long __val; \
  703. unsigned long __flags; \
  704. \
  705. local_irq_save(__flags); \
  706. if (sel == 0) \
  707. __asm__ __volatile__( \
  708. ".set\tmips64\n\t" \
  709. "dmfc0\t%M0, " #source "\n\t" \
  710. "dsll\t%L0, %M0, 32\n\t" \
  711. "dsra\t%M0, %M0, 32\n\t" \
  712. "dsra\t%L0, %L0, 32\n\t" \
  713. ".set\tmips0" \
  714. : "=r" (__val)); \
  715. else \
  716. __asm__ __volatile__( \
  717. ".set\tmips64\n\t" \
  718. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  719. "dsll\t%L0, %M0, 32\n\t" \
  720. "dsra\t%M0, %M0, 32\n\t" \
  721. "dsra\t%L0, %L0, 32\n\t" \
  722. ".set\tmips0" \
  723. : "=r" (__val)); \
  724. local_irq_restore(__flags); \
  725. \
  726. __val; \
  727. })
  728. #define __write_64bit_c0_split(source, sel, val) \
  729. do { \
  730. unsigned long __flags; \
  731. \
  732. local_irq_save(__flags); \
  733. if (sel == 0) \
  734. __asm__ __volatile__( \
  735. ".set\tmips64\n\t" \
  736. "dsll\t%L0, %L0, 32\n\t" \
  737. "dsrl\t%L0, %L0, 32\n\t" \
  738. "dsll\t%M0, %M0, 32\n\t" \
  739. "or\t%L0, %L0, %M0\n\t" \
  740. "dmtc0\t%L0, " #source "\n\t" \
  741. ".set\tmips0" \
  742. : : "r" (val)); \
  743. else \
  744. __asm__ __volatile__( \
  745. ".set\tmips64\n\t" \
  746. "dsll\t%L0, %L0, 32\n\t" \
  747. "dsrl\t%L0, %L0, 32\n\t" \
  748. "dsll\t%M0, %M0, 32\n\t" \
  749. "or\t%L0, %L0, %M0\n\t" \
  750. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  751. ".set\tmips0" \
  752. : : "r" (val)); \
  753. local_irq_restore(__flags); \
  754. } while (0)
  755. #define read_c0_index() __read_32bit_c0_register($0, 0)
  756. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  757. #define read_c0_random() __read_32bit_c0_register($1, 0)
  758. #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
  759. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  760. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  761. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  762. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  763. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  764. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  765. #define read_c0_context() __read_ulong_c0_register($4, 0)
  766. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  767. #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
  768. #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
  769. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  770. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  771. #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
  772. #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
  773. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  774. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  775. #define read_c0_info() __read_32bit_c0_register($7, 0)
  776. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  777. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  778. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  779. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  780. #define read_c0_count() __read_32bit_c0_register($9, 0)
  781. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  782. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  783. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  784. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  785. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  786. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  787. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  788. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  789. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  790. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  791. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  792. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  793. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  794. #define read_c0_status() __read_32bit_c0_register($12, 0)
  795. #ifdef CONFIG_MIPS_MT_SMTC
  796. #define write_c0_status(val) \
  797. do { \
  798. __write_32bit_c0_register($12, 0, val); \
  799. __ehb(); \
  800. } while (0)
  801. #else
  802. /*
  803. * Legacy non-SMTC code, which may be hazardous
  804. * but which might not support EHB
  805. */
  806. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  807. #endif /* CONFIG_MIPS_MT_SMTC */
  808. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  809. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  810. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  811. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  812. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  813. #define read_c0_config() __read_32bit_c0_register($16, 0)
  814. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  815. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  816. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  817. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  818. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  819. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  820. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  821. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  822. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  823. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  824. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  825. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  826. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  827. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  828. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  829. /*
  830. * The WatchLo register. There may be up to 8 of them.
  831. */
  832. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  833. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  834. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  835. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  836. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  837. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  838. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  839. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  840. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  841. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  842. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  843. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  844. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  845. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  846. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  847. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  848. /*
  849. * The WatchHi register. There may be up to 8 of them.
  850. */
  851. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  852. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  853. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  854. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  855. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  856. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  857. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  858. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  859. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  860. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  861. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  862. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  863. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  864. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  865. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  866. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  867. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  868. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  869. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  870. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  871. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  872. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  873. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  874. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  875. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  876. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  877. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  878. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  879. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  880. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  881. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  882. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  883. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  884. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  885. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  886. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  887. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  888. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  889. /*
  890. * MIPS32 / MIPS64 performance counters
  891. */
  892. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  893. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  894. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  895. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  896. #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
  897. #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
  898. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  899. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  900. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  901. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  902. #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
  903. #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
  904. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  905. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  906. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  907. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  908. #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
  909. #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
  910. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  911. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  912. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  913. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  914. #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
  915. #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
  916. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  917. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  918. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  919. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  920. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  921. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  922. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  923. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  924. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  925. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  926. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  927. #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
  928. #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
  929. #define read_c0_staglo() __read_32bit_c0_register($28, 4)
  930. #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
  931. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  932. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  933. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  934. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  935. /* MIPSR2 */
  936. #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
  937. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  938. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  939. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  940. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  941. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  942. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  943. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  944. #define read_c0_ebase() __read_32bit_c0_register($15, 1)
  945. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  946. /* Cavium OCTEON (cnMIPS) */
  947. #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
  948. #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
  949. #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
  950. #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
  951. #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
  952. #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
  953. /*
  954. * The cacheerr registers are not standardized. On OCTEON, they are
  955. * 64 bits wide.
  956. */
  957. #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
  958. #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
  959. #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
  960. #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
  961. /* BMIPS3300 */
  962. #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
  963. #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
  964. #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
  965. #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
  966. #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
  967. #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
  968. /* BMIPS43xx */
  969. #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
  970. #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
  971. #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
  972. #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
  973. #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
  974. #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
  975. #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
  976. #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
  977. #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
  978. #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
  979. /* BMIPS5000 */
  980. #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
  981. #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
  982. #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
  983. #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
  984. #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
  985. #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
  986. #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
  987. #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
  988. #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
  989. #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
  990. #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
  991. #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
  992. /*
  993. * Macros to access the floating point coprocessor control registers
  994. */
  995. #define read_32bit_cp1_register(source) \
  996. ({ \
  997. int __res; \
  998. \
  999. __asm__ __volatile__( \
  1000. " .set push \n" \
  1001. " .set reorder \n" \
  1002. " # gas fails to assemble cfc1 for some archs, \n" \
  1003. " # like Octeon. \n" \
  1004. " .set mips1 \n" \
  1005. " cfc1 %0,"STR(source)" \n" \
  1006. " .set pop \n" \
  1007. : "=r" (__res)); \
  1008. __res; \
  1009. })
  1010. #ifdef HAVE_AS_DSP
  1011. #define rddsp(mask) \
  1012. ({ \
  1013. unsigned int __dspctl; \
  1014. \
  1015. __asm__ __volatile__( \
  1016. " rddsp %0, %x1 \n" \
  1017. : "=r" (__dspctl) \
  1018. : "i" (mask)); \
  1019. __dspctl; \
  1020. })
  1021. #define wrdsp(val, mask) \
  1022. do { \
  1023. __asm__ __volatile__( \
  1024. " wrdsp %0, %x1 \n" \
  1025. : \
  1026. : "r" (val), "i" (mask)); \
  1027. } while (0)
  1028. #define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
  1029. #define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
  1030. #define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
  1031. #define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
  1032. #define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
  1033. #define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
  1034. #define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
  1035. #define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
  1036. #define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
  1037. #define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
  1038. #define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
  1039. #define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
  1040. #define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
  1041. #define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
  1042. #define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
  1043. #define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
  1044. #else
  1045. #ifdef CONFIG_CPU_MICROMIPS
  1046. #define rddsp(mask) \
  1047. ({ \
  1048. unsigned int __res; \
  1049. \
  1050. __asm__ __volatile__( \
  1051. " .set push \n" \
  1052. " .set noat \n" \
  1053. " # rddsp $1, %x1 \n" \
  1054. " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
  1055. " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
  1056. " move %0, $1 \n" \
  1057. " .set pop \n" \
  1058. : "=r" (__res) \
  1059. : "i" (mask)); \
  1060. __res; \
  1061. })
  1062. #define wrdsp(val, mask) \
  1063. do { \
  1064. __asm__ __volatile__( \
  1065. " .set push \n" \
  1066. " .set noat \n" \
  1067. " move $1, %0 \n" \
  1068. " # wrdsp $1, %x1 \n" \
  1069. " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
  1070. " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
  1071. " .set pop \n" \
  1072. : \
  1073. : "r" (val), "i" (mask)); \
  1074. } while (0)
  1075. #define _umips_dsp_mfxxx(ins) \
  1076. ({ \
  1077. unsigned long __treg; \
  1078. \
  1079. __asm__ __volatile__( \
  1080. " .set push \n" \
  1081. " .set noat \n" \
  1082. " .hword 0x0001 \n" \
  1083. " .hword %x1 \n" \
  1084. " move %0, $1 \n" \
  1085. " .set pop \n" \
  1086. : "=r" (__treg) \
  1087. : "i" (ins)); \
  1088. __treg; \
  1089. })
  1090. #define _umips_dsp_mtxxx(val, ins) \
  1091. do { \
  1092. __asm__ __volatile__( \
  1093. " .set push \n" \
  1094. " .set noat \n" \
  1095. " move $1, %0 \n" \
  1096. " .hword 0x0001 \n" \
  1097. " .hword %x1 \n" \
  1098. " .set pop \n" \
  1099. : \
  1100. : "r" (val), "i" (ins)); \
  1101. } while (0)
  1102. #define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
  1103. #define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
  1104. #define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
  1105. #define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
  1106. #define mflo0() _umips_dsp_mflo(0)
  1107. #define mflo1() _umips_dsp_mflo(1)
  1108. #define mflo2() _umips_dsp_mflo(2)
  1109. #define mflo3() _umips_dsp_mflo(3)
  1110. #define mfhi0() _umips_dsp_mfhi(0)
  1111. #define mfhi1() _umips_dsp_mfhi(1)
  1112. #define mfhi2() _umips_dsp_mfhi(2)
  1113. #define mfhi3() _umips_dsp_mfhi(3)
  1114. #define mtlo0(x) _umips_dsp_mtlo(x, 0)
  1115. #define mtlo1(x) _umips_dsp_mtlo(x, 1)
  1116. #define mtlo2(x) _umips_dsp_mtlo(x, 2)
  1117. #define mtlo3(x) _umips_dsp_mtlo(x, 3)
  1118. #define mthi0(x) _umips_dsp_mthi(x, 0)
  1119. #define mthi1(x) _umips_dsp_mthi(x, 1)
  1120. #define mthi2(x) _umips_dsp_mthi(x, 2)
  1121. #define mthi3(x) _umips_dsp_mthi(x, 3)
  1122. #else /* !CONFIG_CPU_MICROMIPS */
  1123. #define rddsp(mask) \
  1124. ({ \
  1125. unsigned int __res; \
  1126. \
  1127. __asm__ __volatile__( \
  1128. " .set push \n" \
  1129. " .set noat \n" \
  1130. " # rddsp $1, %x1 \n" \
  1131. " .word 0x7c000cb8 | (%x1 << 16) \n" \
  1132. " move %0, $1 \n" \
  1133. " .set pop \n" \
  1134. : "=r" (__res) \
  1135. : "i" (mask)); \
  1136. __res; \
  1137. })
  1138. #define wrdsp(val, mask) \
  1139. do { \
  1140. __asm__ __volatile__( \
  1141. " .set push \n" \
  1142. " .set noat \n" \
  1143. " move $1, %0 \n" \
  1144. " # wrdsp $1, %x1 \n" \
  1145. " .word 0x7c2004f8 | (%x1 << 11) \n" \
  1146. " .set pop \n" \
  1147. : \
  1148. : "r" (val), "i" (mask)); \
  1149. } while (0)
  1150. #define _dsp_mfxxx(ins) \
  1151. ({ \
  1152. unsigned long __treg; \
  1153. \
  1154. __asm__ __volatile__( \
  1155. " .set push \n" \
  1156. " .set noat \n" \
  1157. " .word (0x00000810 | %1) \n" \
  1158. " move %0, $1 \n" \
  1159. " .set pop \n" \
  1160. : "=r" (__treg) \
  1161. : "i" (ins)); \
  1162. __treg; \
  1163. })
  1164. #define _dsp_mtxxx(val, ins) \
  1165. do { \
  1166. __asm__ __volatile__( \
  1167. " .set push \n" \
  1168. " .set noat \n" \
  1169. " move $1, %0 \n" \
  1170. " .word (0x00200011 | %1) \n" \
  1171. " .set pop \n" \
  1172. : \
  1173. : "r" (val), "i" (ins)); \
  1174. } while (0)
  1175. #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
  1176. #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
  1177. #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
  1178. #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
  1179. #define mflo0() _dsp_mflo(0)
  1180. #define mflo1() _dsp_mflo(1)
  1181. #define mflo2() _dsp_mflo(2)
  1182. #define mflo3() _dsp_mflo(3)
  1183. #define mfhi0() _dsp_mfhi(0)
  1184. #define mfhi1() _dsp_mfhi(1)
  1185. #define mfhi2() _dsp_mfhi(2)
  1186. #define mfhi3() _dsp_mfhi(3)
  1187. #define mtlo0(x) _dsp_mtlo(x, 0)
  1188. #define mtlo1(x) _dsp_mtlo(x, 1)
  1189. #define mtlo2(x) _dsp_mtlo(x, 2)
  1190. #define mtlo3(x) _dsp_mtlo(x, 3)
  1191. #define mthi0(x) _dsp_mthi(x, 0)
  1192. #define mthi1(x) _dsp_mthi(x, 1)
  1193. #define mthi2(x) _dsp_mthi(x, 2)
  1194. #define mthi3(x) _dsp_mthi(x, 3)
  1195. #endif /* CONFIG_CPU_MICROMIPS */
  1196. #endif
  1197. /*
  1198. * TLB operations.
  1199. *
  1200. * It is responsibility of the caller to take care of any TLB hazards.
  1201. */
  1202. static inline void tlb_probe(void)
  1203. {
  1204. __asm__ __volatile__(
  1205. ".set noreorder\n\t"
  1206. "tlbp\n\t"
  1207. ".set reorder");
  1208. }
  1209. static inline void tlb_read(void)
  1210. {
  1211. #if MIPS34K_MISSED_ITLB_WAR
  1212. int res = 0;
  1213. __asm__ __volatile__(
  1214. " .set push \n"
  1215. " .set noreorder \n"
  1216. " .set noat \n"
  1217. " .set mips32r2 \n"
  1218. " .word 0x41610001 # dvpe $1 \n"
  1219. " move %0, $1 \n"
  1220. " ehb \n"
  1221. " .set pop \n"
  1222. : "=r" (res));
  1223. instruction_hazard();
  1224. #endif
  1225. __asm__ __volatile__(
  1226. ".set noreorder\n\t"
  1227. "tlbr\n\t"
  1228. ".set reorder");
  1229. #if MIPS34K_MISSED_ITLB_WAR
  1230. if ((res & _ULCAST_(1)))
  1231. __asm__ __volatile__(
  1232. " .set push \n"
  1233. " .set noreorder \n"
  1234. " .set noat \n"
  1235. " .set mips32r2 \n"
  1236. " .word 0x41600021 # evpe \n"
  1237. " ehb \n"
  1238. " .set pop \n");
  1239. #endif
  1240. }
  1241. static inline void tlb_write_indexed(void)
  1242. {
  1243. __asm__ __volatile__(
  1244. ".set noreorder\n\t"
  1245. "tlbwi\n\t"
  1246. ".set reorder");
  1247. }
  1248. static inline void tlb_write_random(void)
  1249. {
  1250. __asm__ __volatile__(
  1251. ".set noreorder\n\t"
  1252. "tlbwr\n\t"
  1253. ".set reorder");
  1254. }
  1255. /*
  1256. * Manipulate bits in a c0 register.
  1257. */
  1258. #ifndef CONFIG_MIPS_MT_SMTC
  1259. /*
  1260. * SMTC Linux requires shutting-down microthread scheduling
  1261. * during CP0 register read-modify-write sequences.
  1262. */
  1263. #define __BUILD_SET_C0(name) \
  1264. static inline unsigned int \
  1265. set_c0_##name(unsigned int set) \
  1266. { \
  1267. unsigned int res, new; \
  1268. \
  1269. res = read_c0_##name(); \
  1270. new = res | set; \
  1271. write_c0_##name(new); \
  1272. \
  1273. return res; \
  1274. } \
  1275. \
  1276. static inline unsigned int \
  1277. clear_c0_##name(unsigned int clear) \
  1278. { \
  1279. unsigned int res, new; \
  1280. \
  1281. res = read_c0_##name(); \
  1282. new = res & ~clear; \
  1283. write_c0_##name(new); \
  1284. \
  1285. return res; \
  1286. } \
  1287. \
  1288. static inline unsigned int \
  1289. change_c0_##name(unsigned int change, unsigned int val) \
  1290. { \
  1291. unsigned int res, new; \
  1292. \
  1293. res = read_c0_##name(); \
  1294. new = res & ~change; \
  1295. new |= (val & change); \
  1296. write_c0_##name(new); \
  1297. \
  1298. return res; \
  1299. }
  1300. #else /* SMTC versions that manage MT scheduling */
  1301. #include <linux/irqflags.h>
  1302. /*
  1303. * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
  1304. * header file recursion.
  1305. */
  1306. static inline unsigned int __dmt(void)
  1307. {
  1308. int res;
  1309. __asm__ __volatile__(
  1310. " .set push \n"
  1311. " .set mips32r2 \n"
  1312. " .set noat \n"
  1313. " .word 0x41610BC1 # dmt $1 \n"
  1314. " ehb \n"
  1315. " move %0, $1 \n"
  1316. " .set pop \n"
  1317. : "=r" (res));
  1318. instruction_hazard();
  1319. return res;
  1320. }
  1321. #define __VPECONTROL_TE_SHIFT 15
  1322. #define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
  1323. #define __EMT_ENABLE __VPECONTROL_TE
  1324. static inline void __emt(unsigned int previous)
  1325. {
  1326. if ((previous & __EMT_ENABLE))
  1327. __asm__ __volatile__(
  1328. " .set mips32r2 \n"
  1329. " .word 0x41600be1 # emt \n"
  1330. " ehb \n"
  1331. " .set mips0 \n");
  1332. }
  1333. static inline void __ehb(void)
  1334. {
  1335. __asm__ __volatile__(
  1336. " .set mips32r2 \n"
  1337. " ehb \n" " .set mips0 \n");
  1338. }
  1339. /*
  1340. * Note that local_irq_save/restore affect TC-specific IXMT state,
  1341. * not Status.IE as in non-SMTC kernel.
  1342. */
  1343. #define __BUILD_SET_C0(name) \
  1344. static inline unsigned int \
  1345. set_c0_##name(unsigned int set) \
  1346. { \
  1347. unsigned int res; \
  1348. unsigned int new; \
  1349. unsigned int omt; \
  1350. unsigned long flags; \
  1351. \
  1352. local_irq_save(flags); \
  1353. omt = __dmt(); \
  1354. res = read_c0_##name(); \
  1355. new = res | set; \
  1356. write_c0_##name(new); \
  1357. __emt(omt); \
  1358. local_irq_restore(flags); \
  1359. \
  1360. return res; \
  1361. } \
  1362. \
  1363. static inline unsigned int \
  1364. clear_c0_##name(unsigned int clear) \
  1365. { \
  1366. unsigned int res; \
  1367. unsigned int new; \
  1368. unsigned int omt; \
  1369. unsigned long flags; \
  1370. \
  1371. local_irq_save(flags); \
  1372. omt = __dmt(); \
  1373. res = read_c0_##name(); \
  1374. new = res & ~clear; \
  1375. write_c0_##name(new); \
  1376. __emt(omt); \
  1377. local_irq_restore(flags); \
  1378. \
  1379. return res; \
  1380. } \
  1381. \
  1382. static inline unsigned int \
  1383. change_c0_##name(unsigned int change, unsigned int newbits) \
  1384. { \
  1385. unsigned int res; \
  1386. unsigned int new; \
  1387. unsigned int omt; \
  1388. unsigned long flags; \
  1389. \
  1390. local_irq_save(flags); \
  1391. \
  1392. omt = __dmt(); \
  1393. res = read_c0_##name(); \
  1394. new = res & ~change; \
  1395. new |= (newbits & change); \
  1396. write_c0_##name(new); \
  1397. __emt(omt); \
  1398. local_irq_restore(flags); \
  1399. \
  1400. return res; \
  1401. }
  1402. #endif
  1403. __BUILD_SET_C0(status)
  1404. __BUILD_SET_C0(cause)
  1405. __BUILD_SET_C0(config)
  1406. __BUILD_SET_C0(intcontrol)
  1407. __BUILD_SET_C0(intctl)
  1408. __BUILD_SET_C0(srsmap)
  1409. __BUILD_SET_C0(brcm_config_0)
  1410. __BUILD_SET_C0(brcm_bus_pll)
  1411. __BUILD_SET_C0(brcm_reset)
  1412. __BUILD_SET_C0(brcm_cmt_intr)
  1413. __BUILD_SET_C0(brcm_cmt_ctrl)
  1414. __BUILD_SET_C0(brcm_config)
  1415. __BUILD_SET_C0(brcm_mode)
  1416. #endif /* !__ASSEMBLY__ */
  1417. #endif /* _ASM_MIPSREGS_H */