rt305x.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Parts of this file are based on Ralink's 2.6.21 BSP
  7. *
  8. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  9. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  10. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  11. */
  12. #ifndef _RT305X_REGS_H_
  13. #define _RT305X_REGS_H_
  14. enum rt305x_soc_type {
  15. RT305X_SOC_UNKNOWN = 0,
  16. RT305X_SOC_RT3050,
  17. RT305X_SOC_RT3052,
  18. RT305X_SOC_RT3350,
  19. RT305X_SOC_RT3352,
  20. RT305X_SOC_RT5350,
  21. };
  22. extern enum rt305x_soc_type rt305x_soc;
  23. static inline int soc_is_rt3050(void)
  24. {
  25. return rt305x_soc == RT305X_SOC_RT3050;
  26. }
  27. static inline int soc_is_rt3052(void)
  28. {
  29. return rt305x_soc == RT305X_SOC_RT3052;
  30. }
  31. static inline int soc_is_rt305x(void)
  32. {
  33. return soc_is_rt3050() || soc_is_rt3052();
  34. }
  35. static inline int soc_is_rt3350(void)
  36. {
  37. return rt305x_soc == RT305X_SOC_RT3350;
  38. }
  39. static inline int soc_is_rt3352(void)
  40. {
  41. return rt305x_soc == RT305X_SOC_RT3352;
  42. }
  43. static inline int soc_is_rt5350(void)
  44. {
  45. return rt305x_soc == RT305X_SOC_RT5350;
  46. }
  47. #define RT305X_SYSC_BASE 0x10000000
  48. #define SYSC_REG_CHIP_NAME0 0x00
  49. #define SYSC_REG_CHIP_NAME1 0x04
  50. #define SYSC_REG_CHIP_ID 0x0c
  51. #define SYSC_REG_SYSTEM_CONFIG 0x10
  52. #define RT3052_CHIP_NAME0 0x30335452
  53. #define RT3052_CHIP_NAME1 0x20203235
  54. #define RT3350_CHIP_NAME0 0x33335452
  55. #define RT3350_CHIP_NAME1 0x20203035
  56. #define RT3352_CHIP_NAME0 0x33335452
  57. #define RT3352_CHIP_NAME1 0x20203235
  58. #define RT5350_CHIP_NAME0 0x33355452
  59. #define RT5350_CHIP_NAME1 0x20203035
  60. #define CHIP_ID_ID_MASK 0xff
  61. #define CHIP_ID_ID_SHIFT 8
  62. #define CHIP_ID_REV_MASK 0xff
  63. #define RT305X_SYSCFG_CPUCLK_SHIFT 18
  64. #define RT305X_SYSCFG_CPUCLK_MASK 0x1
  65. #define RT305X_SYSCFG_CPUCLK_LOW 0x0
  66. #define RT305X_SYSCFG_CPUCLK_HIGH 0x1
  67. #define RT305X_SYSCFG_SRAM_CS0_MODE_SHIFT 2
  68. #define RT305X_SYSCFG_CPUCLK_MASK 0x1
  69. #define RT305X_SYSCFG_SRAM_CS0_MODE_WDT 0x1
  70. #define RT3352_SYSCFG0_CPUCLK_SHIFT 8
  71. #define RT3352_SYSCFG0_CPUCLK_MASK 0x1
  72. #define RT3352_SYSCFG0_CPUCLK_LOW 0x0
  73. #define RT3352_SYSCFG0_CPUCLK_HIGH 0x1
  74. #define RT5350_SYSCFG0_CPUCLK_SHIFT 8
  75. #define RT5350_SYSCFG0_CPUCLK_MASK 0x3
  76. #define RT5350_SYSCFG0_CPUCLK_360 0x0
  77. #define RT5350_SYSCFG0_CPUCLK_320 0x2
  78. #define RT5350_SYSCFG0_CPUCLK_300 0x3
  79. /* multi function gpio pins */
  80. #define RT305X_GPIO_I2C_SD 1
  81. #define RT305X_GPIO_I2C_SCLK 2
  82. #define RT305X_GPIO_SPI_EN 3
  83. #define RT305X_GPIO_SPI_CLK 4
  84. /* GPIO 7-14 is shared between UART0, PCM and I2S interfaces */
  85. #define RT305X_GPIO_7 7
  86. #define RT305X_GPIO_10 10
  87. #define RT305X_GPIO_14 14
  88. #define RT305X_GPIO_UART1_TXD 15
  89. #define RT305X_GPIO_UART1_RXD 16
  90. #define RT305X_GPIO_JTAG_TDO 17
  91. #define RT305X_GPIO_JTAG_TDI 18
  92. #define RT305X_GPIO_MDIO_MDC 22
  93. #define RT305X_GPIO_MDIO_MDIO 23
  94. #define RT305X_GPIO_SDRAM_MD16 24
  95. #define RT305X_GPIO_SDRAM_MD31 39
  96. #define RT305X_GPIO_GE0_TXD0 40
  97. #define RT305X_GPIO_GE0_RXCLK 51
  98. #define RT305X_GPIO_MODE_I2C BIT(0)
  99. #define RT305X_GPIO_MODE_SPI BIT(1)
  100. #define RT305X_GPIO_MODE_UART0_SHIFT 2
  101. #define RT305X_GPIO_MODE_UART0_MASK 0x7
  102. #define RT305X_GPIO_MODE_UART0(x) ((x) << RT305X_GPIO_MODE_UART0_SHIFT)
  103. #define RT305X_GPIO_MODE_UARTF 0x0
  104. #define RT305X_GPIO_MODE_PCM_UARTF 0x1
  105. #define RT305X_GPIO_MODE_PCM_I2S 0x2
  106. #define RT305X_GPIO_MODE_I2S_UARTF 0x3
  107. #define RT305X_GPIO_MODE_PCM_GPIO 0x4
  108. #define RT305X_GPIO_MODE_GPIO_UARTF 0x5
  109. #define RT305X_GPIO_MODE_GPIO_I2S 0x6
  110. #define RT305X_GPIO_MODE_GPIO 0x7
  111. #define RT305X_GPIO_MODE_UART1 BIT(5)
  112. #define RT305X_GPIO_MODE_JTAG BIT(6)
  113. #define RT305X_GPIO_MODE_MDIO BIT(7)
  114. #define RT305X_GPIO_MODE_SDRAM BIT(8)
  115. #define RT305X_GPIO_MODE_RGMII BIT(9)
  116. #endif