bcm63xx_regs.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_6328_PHYMIPS_EN (1 << 0)
  15. #define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
  16. #define CKCTL_6328_ADSL_AFE_EN (1 << 2)
  17. #define CKCTL_6328_ADSL_EN (1 << 3)
  18. #define CKCTL_6328_MIPS_EN (1 << 4)
  19. #define CKCTL_6328_SAR_EN (1 << 5)
  20. #define CKCTL_6328_PCM_EN (1 << 6)
  21. #define CKCTL_6328_USBD_EN (1 << 7)
  22. #define CKCTL_6328_USBH_EN (1 << 8)
  23. #define CKCTL_6328_HSSPI_EN (1 << 9)
  24. #define CKCTL_6328_PCIE_EN (1 << 10)
  25. #define CKCTL_6328_ROBOSW_EN (1 << 11)
  26. #define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
  27. CKCTL_6328_ADSL_QPROC_EN | \
  28. CKCTL_6328_ADSL_AFE_EN | \
  29. CKCTL_6328_ADSL_EN | \
  30. CKCTL_6328_SAR_EN | \
  31. CKCTL_6328_PCM_EN | \
  32. CKCTL_6328_USBD_EN | \
  33. CKCTL_6328_USBH_EN | \
  34. CKCTL_6328_ROBOSW_EN | \
  35. CKCTL_6328_PCIE_EN)
  36. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  37. #define CKCTL_6338_MPI_EN (1 << 1)
  38. #define CKCTL_6338_DRAM_EN (1 << 2)
  39. #define CKCTL_6338_ENET_EN (1 << 4)
  40. #define CKCTL_6338_USBS_EN (1 << 4)
  41. #define CKCTL_6338_SAR_EN (1 << 5)
  42. #define CKCTL_6338_SPI_EN (1 << 9)
  43. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  44. CKCTL_6338_MPI_EN | \
  45. CKCTL_6338_ENET_EN | \
  46. CKCTL_6338_SAR_EN | \
  47. CKCTL_6338_SPI_EN)
  48. /* BCM6345 clock bits are shifted by 16 on the left, because of the test
  49. * control register which is 16-bits wide. That way we do not have any
  50. * specific BCM6345 code for handling clocks, and writing 0 to the test
  51. * control register is fine.
  52. */
  53. #define CKCTL_6345_CPU_EN (1 << 16)
  54. #define CKCTL_6345_BUS_EN (1 << 17)
  55. #define CKCTL_6345_EBI_EN (1 << 18)
  56. #define CKCTL_6345_UART_EN (1 << 19)
  57. #define CKCTL_6345_ADSLPHY_EN (1 << 20)
  58. #define CKCTL_6345_ENET_EN (1 << 23)
  59. #define CKCTL_6345_USBH_EN (1 << 24)
  60. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  61. CKCTL_6345_USBH_EN | \
  62. CKCTL_6345_ADSLPHY_EN)
  63. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  64. #define CKCTL_6348_MPI_EN (1 << 1)
  65. #define CKCTL_6348_SDRAM_EN (1 << 2)
  66. #define CKCTL_6348_M2M_EN (1 << 3)
  67. #define CKCTL_6348_ENET_EN (1 << 4)
  68. #define CKCTL_6348_SAR_EN (1 << 5)
  69. #define CKCTL_6348_USBS_EN (1 << 6)
  70. #define CKCTL_6348_USBH_EN (1 << 8)
  71. #define CKCTL_6348_SPI_EN (1 << 9)
  72. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  73. CKCTL_6348_M2M_EN | \
  74. CKCTL_6348_ENET_EN | \
  75. CKCTL_6348_SAR_EN | \
  76. CKCTL_6348_USBS_EN | \
  77. CKCTL_6348_USBH_EN | \
  78. CKCTL_6348_SPI_EN)
  79. #define CKCTL_6358_ENET_EN (1 << 4)
  80. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  81. #define CKCTL_6358_PCM_EN (1 << 8)
  82. #define CKCTL_6358_SPI_EN (1 << 9)
  83. #define CKCTL_6358_USBS_EN (1 << 10)
  84. #define CKCTL_6358_SAR_EN (1 << 11)
  85. #define CKCTL_6358_EMUSB_EN (1 << 17)
  86. #define CKCTL_6358_ENET0_EN (1 << 18)
  87. #define CKCTL_6358_ENET1_EN (1 << 19)
  88. #define CKCTL_6358_USBSU_EN (1 << 20)
  89. #define CKCTL_6358_EPHY_EN (1 << 21)
  90. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  91. CKCTL_6358_ADSLPHY_EN | \
  92. CKCTL_6358_PCM_EN | \
  93. CKCTL_6358_SPI_EN | \
  94. CKCTL_6358_USBS_EN | \
  95. CKCTL_6358_SAR_EN | \
  96. CKCTL_6358_EMUSB_EN | \
  97. CKCTL_6358_ENET0_EN | \
  98. CKCTL_6358_ENET1_EN | \
  99. CKCTL_6358_USBSU_EN | \
  100. CKCTL_6358_EPHY_EN)
  101. #define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
  102. #define CKCTL_6368_VDSL_AFE_EN (1 << 3)
  103. #define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
  104. #define CKCTL_6368_VDSL_EN (1 << 5)
  105. #define CKCTL_6368_PHYMIPS_EN (1 << 6)
  106. #define CKCTL_6368_SWPKT_USB_EN (1 << 7)
  107. #define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
  108. #define CKCTL_6368_SPI_EN (1 << 9)
  109. #define CKCTL_6368_USBD_EN (1 << 10)
  110. #define CKCTL_6368_SAR_EN (1 << 11)
  111. #define CKCTL_6368_ROBOSW_EN (1 << 12)
  112. #define CKCTL_6368_UTOPIA_EN (1 << 13)
  113. #define CKCTL_6368_PCM_EN (1 << 14)
  114. #define CKCTL_6368_USBH_EN (1 << 15)
  115. #define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
  116. #define CKCTL_6368_NAND_EN (1 << 17)
  117. #define CKCTL_6368_IPSEC_EN (1 << 18)
  118. #define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
  119. CKCTL_6368_SWPKT_SAR_EN | \
  120. CKCTL_6368_SPI_EN | \
  121. CKCTL_6368_USBD_EN | \
  122. CKCTL_6368_SAR_EN | \
  123. CKCTL_6368_ROBOSW_EN | \
  124. CKCTL_6368_UTOPIA_EN | \
  125. CKCTL_6368_PCM_EN | \
  126. CKCTL_6368_USBH_EN | \
  127. CKCTL_6368_DISABLE_GLESS_EN | \
  128. CKCTL_6368_NAND_EN | \
  129. CKCTL_6368_IPSEC_EN)
  130. /* System PLL Control register */
  131. #define PERF_SYS_PLL_CTL_REG 0x8
  132. #define SYS_PLL_SOFT_RESET 0x1
  133. /* Interrupt Mask register */
  134. #define PERF_IRQMASK_6328_REG 0x20
  135. #define PERF_IRQMASK_6338_REG 0xc
  136. #define PERF_IRQMASK_6345_REG 0xc
  137. #define PERF_IRQMASK_6348_REG 0xc
  138. #define PERF_IRQMASK_6358_REG 0xc
  139. #define PERF_IRQMASK_6368_REG 0x20
  140. /* Interrupt Status register */
  141. #define PERF_IRQSTAT_6328_REG 0x28
  142. #define PERF_IRQSTAT_6338_REG 0x10
  143. #define PERF_IRQSTAT_6345_REG 0x10
  144. #define PERF_IRQSTAT_6348_REG 0x10
  145. #define PERF_IRQSTAT_6358_REG 0x10
  146. #define PERF_IRQSTAT_6368_REG 0x28
  147. /* External Interrupt Configuration register */
  148. #define PERF_EXTIRQ_CFG_REG_6328 0x18
  149. #define PERF_EXTIRQ_CFG_REG_6338 0x14
  150. #define PERF_EXTIRQ_CFG_REG_6345 0x14
  151. #define PERF_EXTIRQ_CFG_REG_6348 0x14
  152. #define PERF_EXTIRQ_CFG_REG_6358 0x14
  153. #define PERF_EXTIRQ_CFG_REG_6368 0x18
  154. #define PERF_EXTIRQ_CFG_REG2_6368 0x1c
  155. /* for 6348 only */
  156. #define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
  157. #define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
  158. #define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
  159. #define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
  160. #define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
  161. #define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
  162. #define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
  163. #define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
  164. /* for all others */
  165. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  166. #define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
  167. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
  168. #define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
  169. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
  170. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
  171. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
  172. #define EXTIRQ_CFG_MASK_ALL (0xf << 12)
  173. /* Soft Reset register */
  174. #define PERF_SOFTRESET_REG 0x28
  175. #define PERF_SOFTRESET_6328_REG 0x10
  176. #define PERF_SOFTRESET_6358_REG 0x34
  177. #define PERF_SOFTRESET_6368_REG 0x10
  178. #define SOFTRESET_6328_SPI_MASK (1 << 0)
  179. #define SOFTRESET_6328_EPHY_MASK (1 << 1)
  180. #define SOFTRESET_6328_SAR_MASK (1 << 2)
  181. #define SOFTRESET_6328_ENETSW_MASK (1 << 3)
  182. #define SOFTRESET_6328_USBS_MASK (1 << 4)
  183. #define SOFTRESET_6328_USBH_MASK (1 << 5)
  184. #define SOFTRESET_6328_PCM_MASK (1 << 6)
  185. #define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
  186. #define SOFTRESET_6328_PCIE_MASK (1 << 8)
  187. #define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
  188. #define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
  189. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  190. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  191. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  192. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  193. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  194. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  195. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  196. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  197. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  198. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  199. SOFTRESET_6338_ENET_MASK | \
  200. SOFTRESET_6338_USBH_MASK | \
  201. SOFTRESET_6338_USBS_MASK | \
  202. SOFTRESET_6338_ADSL_MASK | \
  203. SOFTRESET_6338_DMAMEM_MASK | \
  204. SOFTRESET_6338_SAR_MASK | \
  205. SOFTRESET_6338_ACLC_MASK | \
  206. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  207. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  208. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  209. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  210. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  211. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  212. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  213. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  214. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  215. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  216. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  217. SOFTRESET_6348_ENET_MASK | \
  218. SOFTRESET_6348_USBH_MASK | \
  219. SOFTRESET_6348_USBS_MASK | \
  220. SOFTRESET_6348_ADSL_MASK | \
  221. SOFTRESET_6348_DMAMEM_MASK | \
  222. SOFTRESET_6348_SAR_MASK | \
  223. SOFTRESET_6348_ACLC_MASK | \
  224. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  225. #define SOFTRESET_6358_SPI_MASK (1 << 0)
  226. #define SOFTRESET_6358_ENET_MASK (1 << 2)
  227. #define SOFTRESET_6358_MPI_MASK (1 << 3)
  228. #define SOFTRESET_6358_EPHY_MASK (1 << 6)
  229. #define SOFTRESET_6358_SAR_MASK (1 << 7)
  230. #define SOFTRESET_6358_USBH_MASK (1 << 12)
  231. #define SOFTRESET_6358_PCM_MASK (1 << 13)
  232. #define SOFTRESET_6358_ADSL_MASK (1 << 14)
  233. #define SOFTRESET_6368_SPI_MASK (1 << 0)
  234. #define SOFTRESET_6368_MPI_MASK (1 << 3)
  235. #define SOFTRESET_6368_EPHY_MASK (1 << 6)
  236. #define SOFTRESET_6368_SAR_MASK (1 << 7)
  237. #define SOFTRESET_6368_ENETSW_MASK (1 << 10)
  238. #define SOFTRESET_6368_USBS_MASK (1 << 11)
  239. #define SOFTRESET_6368_USBH_MASK (1 << 12)
  240. #define SOFTRESET_6368_PCM_MASK (1 << 13)
  241. /* MIPS PLL control register */
  242. #define PERF_MIPSPLLCTL_REG 0x34
  243. #define MIPSPLLCTL_N1_SHIFT 20
  244. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  245. #define MIPSPLLCTL_N2_SHIFT 15
  246. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  247. #define MIPSPLLCTL_M1REF_SHIFT 12
  248. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  249. #define MIPSPLLCTL_M2REF_SHIFT 9
  250. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  251. #define MIPSPLLCTL_M1CPU_SHIFT 6
  252. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  253. #define MIPSPLLCTL_M1BUS_SHIFT 3
  254. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  255. #define MIPSPLLCTL_M2BUS_SHIFT 0
  256. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  257. /* ADSL PHY PLL Control register */
  258. #define PERF_ADSLPLLCTL_REG 0x38
  259. #define ADSLPLLCTL_N1_SHIFT 20
  260. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  261. #define ADSLPLLCTL_N2_SHIFT 15
  262. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  263. #define ADSLPLLCTL_M1REF_SHIFT 12
  264. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  265. #define ADSLPLLCTL_M2REF_SHIFT 9
  266. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  267. #define ADSLPLLCTL_M1CPU_SHIFT 6
  268. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  269. #define ADSLPLLCTL_M1BUS_SHIFT 3
  270. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  271. #define ADSLPLLCTL_M2BUS_SHIFT 0
  272. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  273. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  274. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  275. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  276. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  277. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  278. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  279. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  280. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  281. /*************************************************************************
  282. * _REG relative to RSET_TIMER
  283. *************************************************************************/
  284. #define BCM63XX_TIMER_COUNT 4
  285. #define TIMER_T0_ID 0
  286. #define TIMER_T1_ID 1
  287. #define TIMER_T2_ID 2
  288. #define TIMER_WDT_ID 3
  289. /* Timer irqstat register */
  290. #define TIMER_IRQSTAT_REG 0
  291. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  292. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  293. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  294. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  295. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  296. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  297. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  298. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  299. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  300. /* Timer control register */
  301. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  302. #define TIMER_CTL0_REG 0x4
  303. #define TIMER_CTL1_REG 0x8
  304. #define TIMER_CTL2_REG 0xC
  305. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  306. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  307. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  308. /*************************************************************************
  309. * _REG relative to RSET_WDT
  310. *************************************************************************/
  311. /* Watchdog default count register */
  312. #define WDT_DEFVAL_REG 0x0
  313. /* Watchdog control register */
  314. #define WDT_CTL_REG 0x4
  315. /* Watchdog control register constants */
  316. #define WDT_START_1 (0xff00)
  317. #define WDT_START_2 (0x00ff)
  318. #define WDT_STOP_1 (0xee00)
  319. #define WDT_STOP_2 (0x00ee)
  320. /* Watchdog reset length register */
  321. #define WDT_RSTLEN_REG 0x8
  322. /* Watchdog soft reset register (BCM6328 only) */
  323. #define WDT_SOFTRESET_REG 0xc
  324. /*************************************************************************
  325. * _REG relative to RSET_UARTx
  326. *************************************************************************/
  327. /* UART Control Register */
  328. #define UART_CTL_REG 0x0
  329. #define UART_CTL_RXTMOUTCNT_SHIFT 0
  330. #define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
  331. #define UART_CTL_RSTTXDN_SHIFT 5
  332. #define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
  333. #define UART_CTL_RSTRXFIFO_SHIFT 6
  334. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  335. #define UART_CTL_RSTTXFIFO_SHIFT 7
  336. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  337. #define UART_CTL_STOPBITS_SHIFT 8
  338. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  339. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  340. #define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
  341. #define UART_CTL_BITSPERSYM_SHIFT 12
  342. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  343. #define UART_CTL_XMITBRK_SHIFT 14
  344. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  345. #define UART_CTL_RSVD_SHIFT 15
  346. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  347. #define UART_CTL_RXPAREVEN_SHIFT 16
  348. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  349. #define UART_CTL_RXPAREN_SHIFT 17
  350. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  351. #define UART_CTL_TXPAREVEN_SHIFT 18
  352. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  353. #define UART_CTL_TXPAREN_SHIFT 18
  354. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  355. #define UART_CTL_LOOPBACK_SHIFT 20
  356. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  357. #define UART_CTL_RXEN_SHIFT 21
  358. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  359. #define UART_CTL_TXEN_SHIFT 22
  360. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  361. #define UART_CTL_BRGEN_SHIFT 23
  362. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  363. /* UART Baudword register */
  364. #define UART_BAUD_REG 0x4
  365. /* UART Misc Control register */
  366. #define UART_MCTL_REG 0x8
  367. #define UART_MCTL_DTR_SHIFT 0
  368. #define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
  369. #define UART_MCTL_RTS_SHIFT 1
  370. #define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
  371. #define UART_MCTL_RXFIFOTHRESH_SHIFT 8
  372. #define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
  373. #define UART_MCTL_TXFIFOTHRESH_SHIFT 12
  374. #define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
  375. #define UART_MCTL_RXFIFOFILL_SHIFT 16
  376. #define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
  377. #define UART_MCTL_TXFIFOFILL_SHIFT 24
  378. #define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
  379. /* UART External Input Configuration register */
  380. #define UART_EXTINP_REG 0xc
  381. #define UART_EXTINP_RI_SHIFT 0
  382. #define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
  383. #define UART_EXTINP_CTS_SHIFT 1
  384. #define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
  385. #define UART_EXTINP_DCD_SHIFT 2
  386. #define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
  387. #define UART_EXTINP_DSR_SHIFT 3
  388. #define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
  389. #define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
  390. #define UART_EXTINP_IRMASK(x) (1 << (x + 8))
  391. #define UART_EXTINP_IR_RI 0
  392. #define UART_EXTINP_IR_CTS 1
  393. #define UART_EXTINP_IR_DCD 2
  394. #define UART_EXTINP_IR_DSR 3
  395. #define UART_EXTINP_RI_NOSENSE_SHIFT 16
  396. #define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
  397. #define UART_EXTINP_CTS_NOSENSE_SHIFT 17
  398. #define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
  399. #define UART_EXTINP_DCD_NOSENSE_SHIFT 18
  400. #define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
  401. #define UART_EXTINP_DSR_NOSENSE_SHIFT 19
  402. #define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
  403. /* UART Interrupt register */
  404. #define UART_IR_REG 0x10
  405. #define UART_IR_MASK(x) (1 << (x + 16))
  406. #define UART_IR_STAT(x) (1 << (x))
  407. #define UART_IR_EXTIP 0
  408. #define UART_IR_TXUNDER 1
  409. #define UART_IR_TXOVER 2
  410. #define UART_IR_TXTRESH 3
  411. #define UART_IR_TXRDLATCH 4
  412. #define UART_IR_TXEMPTY 5
  413. #define UART_IR_RXUNDER 6
  414. #define UART_IR_RXOVER 7
  415. #define UART_IR_RXTIMEOUT 8
  416. #define UART_IR_RXFULL 9
  417. #define UART_IR_RXTHRESH 10
  418. #define UART_IR_RXNOTEMPTY 11
  419. #define UART_IR_RXFRAMEERR 12
  420. #define UART_IR_RXPARERR 13
  421. #define UART_IR_RXBRK 14
  422. #define UART_IR_TXDONE 15
  423. /* UART Fifo register */
  424. #define UART_FIFO_REG 0x14
  425. #define UART_FIFO_VALID_SHIFT 0
  426. #define UART_FIFO_VALID_MASK 0xff
  427. #define UART_FIFO_FRAMEERR_SHIFT 8
  428. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  429. #define UART_FIFO_PARERR_SHIFT 9
  430. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  431. #define UART_FIFO_BRKDET_SHIFT 10
  432. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  433. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  434. UART_FIFO_PARERR_MASK | \
  435. UART_FIFO_BRKDET_MASK)
  436. /*************************************************************************
  437. * _REG relative to RSET_GPIO
  438. *************************************************************************/
  439. /* GPIO registers */
  440. #define GPIO_CTL_HI_REG 0x0
  441. #define GPIO_CTL_LO_REG 0x4
  442. #define GPIO_DATA_HI_REG 0x8
  443. #define GPIO_DATA_LO_REG 0xC
  444. #define GPIO_DATA_LO_REG_6345 0x8
  445. /* GPIO mux registers and constants */
  446. #define GPIO_MODE_REG 0x18
  447. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  448. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  449. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  450. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  451. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  452. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  453. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  454. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  455. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  456. #define GPIO_MODE_6348_G2_PCI 0x00000500
  457. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  458. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  459. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  460. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  461. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  462. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  463. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  464. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  465. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  466. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  467. #define GPIO_MODE_6358_UART1 (1 << 6)
  468. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  469. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  470. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  471. #define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
  472. #define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
  473. #define GPIO_MODE_6368_SYS_IRQ (1 << 2)
  474. #define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
  475. #define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
  476. #define GPIO_MODE_6368_INET_LED (1 << 5)
  477. #define GPIO_MODE_6368_EPHY0_LED (1 << 6)
  478. #define GPIO_MODE_6368_EPHY1_LED (1 << 7)
  479. #define GPIO_MODE_6368_EPHY2_LED (1 << 8)
  480. #define GPIO_MODE_6368_EPHY3_LED (1 << 9)
  481. #define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
  482. #define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
  483. #define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
  484. #define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
  485. #define GPIO_MODE_6368_USBD_LED (1 << 14)
  486. #define GPIO_MODE_6368_NTR_PULSE (1 << 15)
  487. #define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
  488. #define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
  489. #define GPIO_MODE_6368_PCI_INTB (1 << 18)
  490. #define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
  491. #define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
  492. #define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
  493. #define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
  494. #define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
  495. #define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
  496. #define GPIO_MODE_6368_EBI_CS2 (1 << 26)
  497. #define GPIO_MODE_6368_EBI_CS3 (1 << 27)
  498. #define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
  499. #define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
  500. #define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
  501. #define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
  502. #define GPIO_PINMUX_OTHR_REG 0x24
  503. #define GPIO_PINMUX_OTHR_6328_USB_SHIFT 12
  504. #define GPIO_PINMUX_OTHR_6328_USB_MASK (3 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  505. #define GPIO_PINMUX_OTHR_6328_USB_HOST (1 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  506. #define GPIO_PINMUX_OTHR_6328_USB_DEV (2 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  507. #define GPIO_BASEMODE_6368_REG 0x38
  508. #define GPIO_BASEMODE_6368_UART2 0x1
  509. #define GPIO_BASEMODE_6368_GPIO 0x0
  510. #define GPIO_BASEMODE_6368_MASK 0x7
  511. /* those bits must be kept as read in gpio basemode register*/
  512. #define GPIO_STRAPBUS_REG 0x40
  513. #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
  514. #define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
  515. #define STRAPBUS_6368_BOOT_SEL_MASK 0x3
  516. #define STRAPBUS_6368_BOOT_SEL_NAND 0
  517. #define STRAPBUS_6368_BOOT_SEL_SERIAL 1
  518. #define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
  519. /*************************************************************************
  520. * _REG relative to RSET_ENET
  521. *************************************************************************/
  522. /* Receiver Configuration register */
  523. #define ENET_RXCFG_REG 0x0
  524. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  525. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  526. #define ENET_RXCFG_PROMISC_SHIFT 3
  527. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  528. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  529. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  530. #define ENET_RXCFG_ENFLOW_SHIFT 5
  531. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  532. /* Receive Maximum Length register */
  533. #define ENET_RXMAXLEN_REG 0x4
  534. #define ENET_RXMAXLEN_SHIFT 0
  535. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  536. /* Transmit Maximum Length register */
  537. #define ENET_TXMAXLEN_REG 0x8
  538. #define ENET_TXMAXLEN_SHIFT 0
  539. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  540. /* MII Status/Control register */
  541. #define ENET_MIISC_REG 0x10
  542. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  543. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  544. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  545. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  546. /* MII Data register */
  547. #define ENET_MIIDATA_REG 0x14
  548. #define ENET_MIIDATA_DATA_SHIFT 0
  549. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  550. #define ENET_MIIDATA_TA_SHIFT 16
  551. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  552. #define ENET_MIIDATA_REG_SHIFT 18
  553. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  554. #define ENET_MIIDATA_PHYID_SHIFT 23
  555. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  556. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  557. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  558. /* Ethernet Interrupt Mask register */
  559. #define ENET_IRMASK_REG 0x18
  560. /* Ethernet Interrupt register */
  561. #define ENET_IR_REG 0x1c
  562. #define ENET_IR_MII (1 << 0)
  563. #define ENET_IR_MIB (1 << 1)
  564. #define ENET_IR_FLOWC (1 << 2)
  565. /* Ethernet Control register */
  566. #define ENET_CTL_REG 0x2c
  567. #define ENET_CTL_ENABLE_SHIFT 0
  568. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  569. #define ENET_CTL_DISABLE_SHIFT 1
  570. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  571. #define ENET_CTL_SRESET_SHIFT 2
  572. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  573. #define ENET_CTL_EPHYSEL_SHIFT 3
  574. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  575. /* Transmit Control register */
  576. #define ENET_TXCTL_REG 0x30
  577. #define ENET_TXCTL_FD_SHIFT 0
  578. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  579. /* Transmit Watermask register */
  580. #define ENET_TXWMARK_REG 0x34
  581. #define ENET_TXWMARK_WM_SHIFT 0
  582. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  583. /* MIB Control register */
  584. #define ENET_MIBCTL_REG 0x38
  585. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  586. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  587. /* Perfect Match Data Low register */
  588. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  589. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  590. #define ENET_PMH_DATAVALID_SHIFT 16
  591. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  592. /* MIB register */
  593. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  594. #define ENET_MIB_REG_COUNT 55
  595. /*************************************************************************
  596. * _REG relative to RSET_ENETDMA
  597. *************************************************************************/
  598. /* Controller Configuration Register */
  599. #define ENETDMA_CFG_REG (0x0)
  600. #define ENETDMA_CFG_EN_SHIFT 0
  601. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  602. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  603. /* Flow Control Descriptor Low Threshold register */
  604. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  605. /* Flow Control Descriptor High Threshold register */
  606. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  607. /* Flow Control Descriptor Buffer Alloca Threshold register */
  608. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  609. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  610. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  611. /* Global interrupt status */
  612. #define ENETDMA_GLB_IRQSTAT_REG (0x40)
  613. /* Global interrupt mask */
  614. #define ENETDMA_GLB_IRQMASK_REG (0x44)
  615. /* Channel Configuration register */
  616. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  617. #define ENETDMA_CHANCFG_EN_SHIFT 0
  618. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  619. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  620. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  621. /* Interrupt Control/Status register */
  622. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  623. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  624. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  625. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  626. /* Interrupt Mask register */
  627. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  628. /* Maximum Burst Length */
  629. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  630. /* Ring Start Address register */
  631. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  632. /* State Ram Word 2 */
  633. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  634. /* State Ram Word 3 */
  635. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  636. /* State Ram Word 4 */
  637. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  638. /*************************************************************************
  639. * _REG relative to RSET_ENETDMAC
  640. *************************************************************************/
  641. /* Channel Configuration register */
  642. #define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
  643. #define ENETDMAC_CHANCFG_EN_SHIFT 0
  644. #define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMAC_CHANCFG_EN_SHIFT)
  645. #define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
  646. #define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMAC_CHANCFG_PKTHALT_SHIFT)
  647. #define ENETDMAC_CHANCFG_BUFHALT_SHIFT 2
  648. #define ENETDMAC_CHANCFG_BUFHALT_MASK (1 << ENETDMAC_CHANCFG_BUFHALT_SHIFT)
  649. /* Interrupt Control/Status register */
  650. #define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
  651. #define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
  652. #define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
  653. #define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
  654. /* Interrupt Mask register */
  655. #define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
  656. /* Maximum Burst Length */
  657. #define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
  658. /*************************************************************************
  659. * _REG relative to RSET_ENETDMAS
  660. *************************************************************************/
  661. /* Ring Start Address register */
  662. #define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
  663. /* State Ram Word 2 */
  664. #define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
  665. /* State Ram Word 3 */
  666. #define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
  667. /* State Ram Word 4 */
  668. #define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
  669. /*************************************************************************
  670. * _REG relative to RSET_ENETSW
  671. *************************************************************************/
  672. /* MIB register */
  673. #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
  674. #define ENETSW_MIB_REG_COUNT 47
  675. /*************************************************************************
  676. * _REG relative to RSET_OHCI_PRIV
  677. *************************************************************************/
  678. #define OHCI_PRIV_REG 0x0
  679. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  680. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  681. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  682. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  683. /*************************************************************************
  684. * _REG relative to RSET_USBH_PRIV
  685. *************************************************************************/
  686. #define USBH_PRIV_SWAP_6358_REG 0x0
  687. #define USBH_PRIV_SWAP_6368_REG 0x1c
  688. #define USBH_PRIV_SWAP_USBD_SHIFT 6
  689. #define USBH_PRIV_SWAP_USBD_MASK (1 << USBH_PRIV_SWAP_USBD_SHIFT)
  690. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  691. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  692. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  693. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  694. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  695. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  696. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  697. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  698. #define USBH_PRIV_UTMI_CTL_6368_REG 0x10
  699. #define USBH_PRIV_UTMI_CTL_NODRIV_SHIFT 12
  700. #define USBH_PRIV_UTMI_CTL_NODRIV_MASK (0xf << USBH_PRIV_UTMI_CTL_NODRIV_SHIFT)
  701. #define USBH_PRIV_UTMI_CTL_HOSTB_SHIFT 0
  702. #define USBH_PRIV_UTMI_CTL_HOSTB_MASK (0xf << USBH_PRIV_UTMI_CTL_HOSTB_SHIFT)
  703. #define USBH_PRIV_TEST_6358_REG 0x24
  704. #define USBH_PRIV_TEST_6368_REG 0x14
  705. #define USBH_PRIV_SETUP_6368_REG 0x28
  706. #define USBH_PRIV_SETUP_IOC_SHIFT 4
  707. #define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
  708. /*************************************************************************
  709. * _REG relative to RSET_USBD
  710. *************************************************************************/
  711. /* General control */
  712. #define USBD_CONTROL_REG 0x00
  713. #define USBD_CONTROL_TXZLENINS_SHIFT 14
  714. #define USBD_CONTROL_TXZLENINS_MASK (1 << USBD_CONTROL_TXZLENINS_SHIFT)
  715. #define USBD_CONTROL_AUTO_CSRS_SHIFT 13
  716. #define USBD_CONTROL_AUTO_CSRS_MASK (1 << USBD_CONTROL_AUTO_CSRS_SHIFT)
  717. #define USBD_CONTROL_RXZSCFG_SHIFT 12
  718. #define USBD_CONTROL_RXZSCFG_MASK (1 << USBD_CONTROL_RXZSCFG_SHIFT)
  719. #define USBD_CONTROL_INIT_SEL_SHIFT 8
  720. #define USBD_CONTROL_INIT_SEL_MASK (0xf << USBD_CONTROL_INIT_SEL_SHIFT)
  721. #define USBD_CONTROL_FIFO_RESET_SHIFT 6
  722. #define USBD_CONTROL_FIFO_RESET_MASK (3 << USBD_CONTROL_FIFO_RESET_SHIFT)
  723. #define USBD_CONTROL_SETUPERRLOCK_SHIFT 5
  724. #define USBD_CONTROL_SETUPERRLOCK_MASK (1 << USBD_CONTROL_SETUPERRLOCK_SHIFT)
  725. #define USBD_CONTROL_DONE_CSRS_SHIFT 0
  726. #define USBD_CONTROL_DONE_CSRS_MASK (1 << USBD_CONTROL_DONE_CSRS_SHIFT)
  727. /* Strap options */
  728. #define USBD_STRAPS_REG 0x04
  729. #define USBD_STRAPS_APP_SELF_PWR_SHIFT 10
  730. #define USBD_STRAPS_APP_SELF_PWR_MASK (1 << USBD_STRAPS_APP_SELF_PWR_SHIFT)
  731. #define USBD_STRAPS_APP_DISCON_SHIFT 9
  732. #define USBD_STRAPS_APP_DISCON_MASK (1 << USBD_STRAPS_APP_DISCON_SHIFT)
  733. #define USBD_STRAPS_APP_CSRPRGSUP_SHIFT 8
  734. #define USBD_STRAPS_APP_CSRPRGSUP_MASK (1 << USBD_STRAPS_APP_CSRPRGSUP_SHIFT)
  735. #define USBD_STRAPS_APP_RMTWKUP_SHIFT 6
  736. #define USBD_STRAPS_APP_RMTWKUP_MASK (1 << USBD_STRAPS_APP_RMTWKUP_SHIFT)
  737. #define USBD_STRAPS_APP_RAM_IF_SHIFT 7
  738. #define USBD_STRAPS_APP_RAM_IF_MASK (1 << USBD_STRAPS_APP_RAM_IF_SHIFT)
  739. #define USBD_STRAPS_APP_8BITPHY_SHIFT 2
  740. #define USBD_STRAPS_APP_8BITPHY_MASK (1 << USBD_STRAPS_APP_8BITPHY_SHIFT)
  741. #define USBD_STRAPS_SPEED_SHIFT 0
  742. #define USBD_STRAPS_SPEED_MASK (3 << USBD_STRAPS_SPEED_SHIFT)
  743. /* Stall control */
  744. #define USBD_STALL_REG 0x08
  745. #define USBD_STALL_UPDATE_SHIFT 7
  746. #define USBD_STALL_UPDATE_MASK (1 << USBD_STALL_UPDATE_SHIFT)
  747. #define USBD_STALL_ENABLE_SHIFT 6
  748. #define USBD_STALL_ENABLE_MASK (1 << USBD_STALL_ENABLE_SHIFT)
  749. #define USBD_STALL_EPNUM_SHIFT 0
  750. #define USBD_STALL_EPNUM_MASK (0xf << USBD_STALL_EPNUM_SHIFT)
  751. /* General status */
  752. #define USBD_STATUS_REG 0x0c
  753. #define USBD_STATUS_SOF_SHIFT 16
  754. #define USBD_STATUS_SOF_MASK (0x7ff << USBD_STATUS_SOF_SHIFT)
  755. #define USBD_STATUS_SPD_SHIFT 12
  756. #define USBD_STATUS_SPD_MASK (3 << USBD_STATUS_SPD_SHIFT)
  757. #define USBD_STATUS_ALTINTF_SHIFT 8
  758. #define USBD_STATUS_ALTINTF_MASK (0xf << USBD_STATUS_ALTINTF_SHIFT)
  759. #define USBD_STATUS_INTF_SHIFT 4
  760. #define USBD_STATUS_INTF_MASK (0xf << USBD_STATUS_INTF_SHIFT)
  761. #define USBD_STATUS_CFG_SHIFT 0
  762. #define USBD_STATUS_CFG_MASK (0xf << USBD_STATUS_CFG_SHIFT)
  763. /* Other events */
  764. #define USBD_EVENTS_REG 0x10
  765. #define USBD_EVENTS_USB_LINK_SHIFT 10
  766. #define USBD_EVENTS_USB_LINK_MASK (1 << USBD_EVENTS_USB_LINK_SHIFT)
  767. /* IRQ status */
  768. #define USBD_EVENT_IRQ_STATUS_REG 0x14
  769. /* IRQ level (2 bits per IRQ event) */
  770. #define USBD_EVENT_IRQ_CFG_HI_REG 0x18
  771. #define USBD_EVENT_IRQ_CFG_LO_REG 0x1c
  772. #define USBD_EVENT_IRQ_CFG_SHIFT(x) ((x & 0xf) << 1)
  773. #define USBD_EVENT_IRQ_CFG_MASK(x) (3 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  774. #define USBD_EVENT_IRQ_CFG_RISING(x) (0 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  775. #define USBD_EVENT_IRQ_CFG_FALLING(x) (1 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  776. /* IRQ mask (1=unmasked) */
  777. #define USBD_EVENT_IRQ_MASK_REG 0x20
  778. /* IRQ bits */
  779. #define USBD_EVENT_IRQ_USB_LINK 10
  780. #define USBD_EVENT_IRQ_SETCFG 9
  781. #define USBD_EVENT_IRQ_SETINTF 8
  782. #define USBD_EVENT_IRQ_ERRATIC_ERR 7
  783. #define USBD_EVENT_IRQ_SET_CSRS 6
  784. #define USBD_EVENT_IRQ_SUSPEND 5
  785. #define USBD_EVENT_IRQ_EARLY_SUSPEND 4
  786. #define USBD_EVENT_IRQ_SOF 3
  787. #define USBD_EVENT_IRQ_ENUM_ON 2
  788. #define USBD_EVENT_IRQ_SETUP 1
  789. #define USBD_EVENT_IRQ_USB_RESET 0
  790. /* TX FIFO partitioning */
  791. #define USBD_TXFIFO_CONFIG_REG 0x40
  792. #define USBD_TXFIFO_CONFIG_END_SHIFT 16
  793. #define USBD_TXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  794. #define USBD_TXFIFO_CONFIG_START_SHIFT 0
  795. #define USBD_TXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  796. /* RX FIFO partitioning */
  797. #define USBD_RXFIFO_CONFIG_REG 0x44
  798. #define USBD_RXFIFO_CONFIG_END_SHIFT 16
  799. #define USBD_RXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  800. #define USBD_RXFIFO_CONFIG_START_SHIFT 0
  801. #define USBD_RXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  802. /* TX FIFO/endpoint configuration */
  803. #define USBD_TXFIFO_EPSIZE_REG 0x48
  804. /* RX FIFO/endpoint configuration */
  805. #define USBD_RXFIFO_EPSIZE_REG 0x4c
  806. /* Endpoint<->DMA mappings */
  807. #define USBD_EPNUM_TYPEMAP_REG 0x50
  808. #define USBD_EPNUM_TYPEMAP_TYPE_SHIFT 8
  809. #define USBD_EPNUM_TYPEMAP_TYPE_MASK (0x3 << USBD_EPNUM_TYPEMAP_TYPE_SHIFT)
  810. #define USBD_EPNUM_TYPEMAP_DMA_CH_SHIFT 0
  811. #define USBD_EPNUM_TYPEMAP_DMA_CH_MASK (0xf << USBD_EPNUM_TYPEMAP_DMACH_SHIFT)
  812. /* Misc per-endpoint settings */
  813. #define USBD_CSR_SETUPADDR_REG 0x80
  814. #define USBD_CSR_SETUPADDR_DEF 0xb550
  815. #define USBD_CSR_EP_REG(x) (0x84 + (x) * 4)
  816. #define USBD_CSR_EP_MAXPKT_SHIFT 19
  817. #define USBD_CSR_EP_MAXPKT_MASK (0x7ff << USBD_CSR_EP_MAXPKT_SHIFT)
  818. #define USBD_CSR_EP_ALTIFACE_SHIFT 15
  819. #define USBD_CSR_EP_ALTIFACE_MASK (0xf << USBD_CSR_EP_ALTIFACE_SHIFT)
  820. #define USBD_CSR_EP_IFACE_SHIFT 11
  821. #define USBD_CSR_EP_IFACE_MASK (0xf << USBD_CSR_EP_IFACE_SHIFT)
  822. #define USBD_CSR_EP_CFG_SHIFT 7
  823. #define USBD_CSR_EP_CFG_MASK (0xf << USBD_CSR_EP_CFG_SHIFT)
  824. #define USBD_CSR_EP_TYPE_SHIFT 5
  825. #define USBD_CSR_EP_TYPE_MASK (3 << USBD_CSR_EP_TYPE_SHIFT)
  826. #define USBD_CSR_EP_DIR_SHIFT 4
  827. #define USBD_CSR_EP_DIR_MASK (1 << USBD_CSR_EP_DIR_SHIFT)
  828. #define USBD_CSR_EP_LOG_SHIFT 0
  829. #define USBD_CSR_EP_LOG_MASK (0xf << USBD_CSR_EP_LOG_SHIFT)
  830. /*************************************************************************
  831. * _REG relative to RSET_MPI
  832. *************************************************************************/
  833. /* well known (hard wired) chip select */
  834. #define MPI_CS_PCMCIA_COMMON 4
  835. #define MPI_CS_PCMCIA_ATTR 5
  836. #define MPI_CS_PCMCIA_IO 6
  837. /* Chip select base register */
  838. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  839. #define MPI_CSBASE_BASE_SHIFT 13
  840. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  841. #define MPI_CSBASE_SIZE_SHIFT 0
  842. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  843. #define MPI_CSBASE_SIZE_8K 0
  844. #define MPI_CSBASE_SIZE_16K 1
  845. #define MPI_CSBASE_SIZE_32K 2
  846. #define MPI_CSBASE_SIZE_64K 3
  847. #define MPI_CSBASE_SIZE_128K 4
  848. #define MPI_CSBASE_SIZE_256K 5
  849. #define MPI_CSBASE_SIZE_512K 6
  850. #define MPI_CSBASE_SIZE_1M 7
  851. #define MPI_CSBASE_SIZE_2M 8
  852. #define MPI_CSBASE_SIZE_4M 9
  853. #define MPI_CSBASE_SIZE_8M 10
  854. #define MPI_CSBASE_SIZE_16M 11
  855. #define MPI_CSBASE_SIZE_32M 12
  856. #define MPI_CSBASE_SIZE_64M 13
  857. #define MPI_CSBASE_SIZE_128M 14
  858. #define MPI_CSBASE_SIZE_256M 15
  859. /* Chip select control register */
  860. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  861. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  862. #define MPI_CSCTL_WAIT_SHIFT 1
  863. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  864. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  865. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  866. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  867. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  868. #define MPI_CSCTL_SETUP_SHIFT 16
  869. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  870. #define MPI_CSCTL_HOLD_SHIFT 20
  871. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  872. /* PCI registers */
  873. #define MPI_SP0_RANGE_REG 0x100
  874. #define MPI_SP0_REMAP_REG 0x104
  875. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  876. #define MPI_SP1_RANGE_REG 0x10C
  877. #define MPI_SP1_REMAP_REG 0x110
  878. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  879. #define MPI_L2PCFG_REG 0x11C
  880. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  881. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  882. #define MPI_L2PCFG_REG_SHIFT 2
  883. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  884. #define MPI_L2PCFG_FUNC_SHIFT 8
  885. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  886. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  887. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  888. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  889. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  890. #define MPI_L2PMEMRANGE1_REG 0x120
  891. #define MPI_L2PMEMBASE1_REG 0x124
  892. #define MPI_L2PMEMREMAP1_REG 0x128
  893. #define MPI_L2PMEMRANGE2_REG 0x12C
  894. #define MPI_L2PMEMBASE2_REG 0x130
  895. #define MPI_L2PMEMREMAP2_REG 0x134
  896. #define MPI_L2PIORANGE_REG 0x138
  897. #define MPI_L2PIOBASE_REG 0x13C
  898. #define MPI_L2PIOREMAP_REG 0x140
  899. #define MPI_L2P_BASE_MASK (0xffff8000)
  900. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  901. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  902. #define MPI_PCIMODESEL_REG 0x144
  903. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  904. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  905. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  906. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  907. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  908. #define MPI_LOCBUSCTL_REG 0x14C
  909. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  910. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  911. #define MPI_LOCINT_REG 0x150
  912. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  913. #define MPI_LOCINT_STAT(x) (1 << (x))
  914. #define MPI_LOCINT_DIR_FAILED 6
  915. #define MPI_LOCINT_EXT_PCI_INT 7
  916. #define MPI_LOCINT_SERR 8
  917. #define MPI_LOCINT_CSERR 9
  918. #define MPI_PCICFGCTL_REG 0x178
  919. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  920. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  921. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  922. #define MPI_PCICFGDATA_REG 0x17C
  923. /* PCI host bridge custom register */
  924. #define BCMPCI_REG_TIMERS 0x40
  925. #define REG_TIMER_TRDY_SHIFT 0
  926. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  927. #define REG_TIMER_RETRY_SHIFT 8
  928. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  929. /*************************************************************************
  930. * _REG relative to RSET_PCMCIA
  931. *************************************************************************/
  932. #define PCMCIA_C1_REG 0x0
  933. #define PCMCIA_C1_CD1_MASK (1 << 0)
  934. #define PCMCIA_C1_CD2_MASK (1 << 1)
  935. #define PCMCIA_C1_VS1_MASK (1 << 2)
  936. #define PCMCIA_C1_VS2_MASK (1 << 3)
  937. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  938. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  939. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  940. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  941. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  942. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  943. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  944. #define PCMCIA_C1_RESET_MASK (1 << 18)
  945. #define PCMCIA_C2_REG 0x8
  946. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  947. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  948. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  949. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  950. #define PCMCIA_C2_INACTIVE_SHIFT 8
  951. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  952. #define PCMCIA_C2_SETUP_SHIFT 16
  953. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  954. #define PCMCIA_C2_HOLD_SHIFT 24
  955. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  956. /*************************************************************************
  957. * _REG relative to RSET_SDRAM
  958. *************************************************************************/
  959. #define SDRAM_CFG_REG 0x0
  960. #define SDRAM_CFG_ROW_SHIFT 4
  961. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  962. #define SDRAM_CFG_COL_SHIFT 6
  963. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  964. #define SDRAM_CFG_32B_SHIFT 10
  965. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  966. #define SDRAM_CFG_BANK_SHIFT 13
  967. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  968. #define SDRAM_MBASE_REG 0xc
  969. #define SDRAM_PRIO_REG 0x2C
  970. #define SDRAM_PRIO_MIPS_SHIFT 29
  971. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  972. #define SDRAM_PRIO_ADSL_SHIFT 30
  973. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  974. #define SDRAM_PRIO_EN_SHIFT 31
  975. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  976. /*************************************************************************
  977. * _REG relative to RSET_MEMC
  978. *************************************************************************/
  979. #define MEMC_CFG_REG 0x4
  980. #define MEMC_CFG_32B_SHIFT 1
  981. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  982. #define MEMC_CFG_COL_SHIFT 3
  983. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  984. #define MEMC_CFG_ROW_SHIFT 6
  985. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  986. /*************************************************************************
  987. * _REG relative to RSET_DDR
  988. *************************************************************************/
  989. #define DDR_CSEND_REG 0x8
  990. #define DDR_DMIPSPLLCFG_REG 0x18
  991. #define DMIPSPLLCFG_M1_SHIFT 0
  992. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  993. #define DMIPSPLLCFG_N1_SHIFT 23
  994. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  995. #define DMIPSPLLCFG_N2_SHIFT 29
  996. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  997. #define DDR_DMIPSPLLCFG_6368_REG 0x20
  998. #define DMIPSPLLCFG_6368_P1_SHIFT 0
  999. #define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
  1000. #define DMIPSPLLCFG_6368_P2_SHIFT 4
  1001. #define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
  1002. #define DMIPSPLLCFG_6368_NDIV_SHIFT 16
  1003. #define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
  1004. #define DDR_DMIPSPLLDIV_6368_REG 0x24
  1005. #define DMIPSPLLDIV_6368_MDIV_SHIFT 0
  1006. #define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
  1007. /*************************************************************************
  1008. * _REG relative to RSET_M2M
  1009. *************************************************************************/
  1010. #define M2M_RX 0
  1011. #define M2M_TX 1
  1012. #define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
  1013. #define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
  1014. #define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
  1015. #define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
  1016. #define M2M_CTRL_ENABLE_MASK (1 << 0)
  1017. #define M2M_CTRL_IRQEN_MASK (1 << 1)
  1018. #define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
  1019. #define M2M_CTRL_DONE_CLR_MASK (1 << 7)
  1020. #define M2M_CTRL_NOINC_MASK (1 << 8)
  1021. #define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
  1022. #define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
  1023. #define M2M_CTRL_ENDIAN_MASK (1 << 11)
  1024. #define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
  1025. #define M2M_STAT_DONE (1 << 0)
  1026. #define M2M_STAT_ERROR (1 << 1)
  1027. #define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
  1028. #define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
  1029. /*************************************************************************
  1030. * _REG relative to RSET_RNG
  1031. *************************************************************************/
  1032. #define RNG_CTRL 0x00
  1033. #define RNG_EN (1 << 0)
  1034. #define RNG_STAT 0x04
  1035. #define RNG_AVAIL_MASK (0xff000000)
  1036. #define RNG_DATA 0x08
  1037. #define RNG_THRES 0x0c
  1038. #define RNG_MASK 0x10
  1039. /*************************************************************************
  1040. * _REG relative to RSET_SPI
  1041. *************************************************************************/
  1042. /* BCM 6338 SPI core */
  1043. #define SPI_6338_CMD 0x00 /* 16-bits register */
  1044. #define SPI_6338_INT_STATUS 0x02
  1045. #define SPI_6338_INT_MASK_ST 0x03
  1046. #define SPI_6338_INT_MASK 0x04
  1047. #define SPI_6338_ST 0x05
  1048. #define SPI_6338_CLK_CFG 0x06
  1049. #define SPI_6338_FILL_BYTE 0x07
  1050. #define SPI_6338_MSG_TAIL 0x09
  1051. #define SPI_6338_RX_TAIL 0x0b
  1052. #define SPI_6338_MSG_CTL 0x40 /* 8-bits register */
  1053. #define SPI_6338_MSG_CTL_WIDTH 8
  1054. #define SPI_6338_MSG_DATA 0x41
  1055. #define SPI_6338_MSG_DATA_SIZE 0x3f
  1056. #define SPI_6338_RX_DATA 0x80
  1057. #define SPI_6338_RX_DATA_SIZE 0x3f
  1058. /* BCM 6348 SPI core */
  1059. #define SPI_6348_CMD 0x00 /* 16-bits register */
  1060. #define SPI_6348_INT_STATUS 0x02
  1061. #define SPI_6348_INT_MASK_ST 0x03
  1062. #define SPI_6348_INT_MASK 0x04
  1063. #define SPI_6348_ST 0x05
  1064. #define SPI_6348_CLK_CFG 0x06
  1065. #define SPI_6348_FILL_BYTE 0x07
  1066. #define SPI_6348_MSG_TAIL 0x09
  1067. #define SPI_6348_RX_TAIL 0x0b
  1068. #define SPI_6348_MSG_CTL 0x40 /* 8-bits register */
  1069. #define SPI_6348_MSG_CTL_WIDTH 8
  1070. #define SPI_6348_MSG_DATA 0x41
  1071. #define SPI_6348_MSG_DATA_SIZE 0x3f
  1072. #define SPI_6348_RX_DATA 0x80
  1073. #define SPI_6348_RX_DATA_SIZE 0x3f
  1074. /* BCM 6358 SPI core */
  1075. #define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
  1076. #define SPI_6358_MSG_CTL_WIDTH 16
  1077. #define SPI_6358_MSG_DATA 0x02
  1078. #define SPI_6358_MSG_DATA_SIZE 0x21e
  1079. #define SPI_6358_RX_DATA 0x400
  1080. #define SPI_6358_RX_DATA_SIZE 0x220
  1081. #define SPI_6358_CMD 0x700 /* 16-bits register */
  1082. #define SPI_6358_INT_STATUS 0x702
  1083. #define SPI_6358_INT_MASK_ST 0x703
  1084. #define SPI_6358_INT_MASK 0x704
  1085. #define SPI_6358_ST 0x705
  1086. #define SPI_6358_CLK_CFG 0x706
  1087. #define SPI_6358_FILL_BYTE 0x707
  1088. #define SPI_6358_MSG_TAIL 0x709
  1089. #define SPI_6358_RX_TAIL 0x70B
  1090. /* BCM 6358 SPI core */
  1091. #define SPI_6368_MSG_CTL 0x00 /* 16-bits register */
  1092. #define SPI_6368_MSG_CTL_WIDTH 16
  1093. #define SPI_6368_MSG_DATA 0x02
  1094. #define SPI_6368_MSG_DATA_SIZE 0x21e
  1095. #define SPI_6368_RX_DATA 0x400
  1096. #define SPI_6368_RX_DATA_SIZE 0x220
  1097. #define SPI_6368_CMD 0x700 /* 16-bits register */
  1098. #define SPI_6368_INT_STATUS 0x702
  1099. #define SPI_6368_INT_MASK_ST 0x703
  1100. #define SPI_6368_INT_MASK 0x704
  1101. #define SPI_6368_ST 0x705
  1102. #define SPI_6368_CLK_CFG 0x706
  1103. #define SPI_6368_FILL_BYTE 0x707
  1104. #define SPI_6368_MSG_TAIL 0x709
  1105. #define SPI_6368_RX_TAIL 0x70B
  1106. /* Shared SPI definitions */
  1107. /* Message configuration */
  1108. #define SPI_FD_RW 0x00
  1109. #define SPI_HD_W 0x01
  1110. #define SPI_HD_R 0x02
  1111. #define SPI_BYTE_CNT_SHIFT 0
  1112. #define SPI_6338_MSG_TYPE_SHIFT 6
  1113. #define SPI_6348_MSG_TYPE_SHIFT 6
  1114. #define SPI_6358_MSG_TYPE_SHIFT 14
  1115. #define SPI_6368_MSG_TYPE_SHIFT 14
  1116. /* Command */
  1117. #define SPI_CMD_NOOP 0x00
  1118. #define SPI_CMD_SOFT_RESET 0x01
  1119. #define SPI_CMD_HARD_RESET 0x02
  1120. #define SPI_CMD_START_IMMEDIATE 0x03
  1121. #define SPI_CMD_COMMAND_SHIFT 0
  1122. #define SPI_CMD_COMMAND_MASK 0x000f
  1123. #define SPI_CMD_DEVICE_ID_SHIFT 4
  1124. #define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
  1125. #define SPI_CMD_ONE_BYTE_SHIFT 11
  1126. #define SPI_CMD_ONE_WIRE_SHIFT 12
  1127. #define SPI_DEV_ID_0 0
  1128. #define SPI_DEV_ID_1 1
  1129. #define SPI_DEV_ID_2 2
  1130. #define SPI_DEV_ID_3 3
  1131. /* Interrupt mask */
  1132. #define SPI_INTR_CMD_DONE 0x01
  1133. #define SPI_INTR_RX_OVERFLOW 0x02
  1134. #define SPI_INTR_TX_UNDERFLOW 0x04
  1135. #define SPI_INTR_TX_OVERFLOW 0x08
  1136. #define SPI_INTR_RX_UNDERFLOW 0x10
  1137. #define SPI_INTR_CLEAR_ALL 0x1f
  1138. /* Status */
  1139. #define SPI_RX_EMPTY 0x02
  1140. #define SPI_CMD_BUSY 0x04
  1141. #define SPI_SERIAL_BUSY 0x08
  1142. /* Clock configuration */
  1143. #define SPI_CLK_20MHZ 0x00
  1144. #define SPI_CLK_0_391MHZ 0x01
  1145. #define SPI_CLK_0_781MHZ 0x02 /* default */
  1146. #define SPI_CLK_1_563MHZ 0x03
  1147. #define SPI_CLK_3_125MHZ 0x04
  1148. #define SPI_CLK_6_250MHZ 0x05
  1149. #define SPI_CLK_12_50MHZ 0x06
  1150. #define SPI_CLK_MASK 0x07
  1151. #define SPI_SSOFFTIME_MASK 0x38
  1152. #define SPI_SSOFFTIME_SHIFT 3
  1153. #define SPI_BYTE_SWAP 0x80
  1154. /*************************************************************************
  1155. * _REG relative to RSET_MISC
  1156. *************************************************************************/
  1157. #define MISC_SERDES_CTRL_REG 0x0
  1158. #define SERDES_PCIE_EN (1 << 0)
  1159. #define SERDES_PCIE_EXD_EN (1 << 15)
  1160. #define MISC_STRAPBUS_6328_REG 0x240
  1161. #define STRAPBUS_6328_FCVO_SHIFT 7
  1162. #define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
  1163. #define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
  1164. #define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
  1165. /*************************************************************************
  1166. * _REG relative to RSET_PCIE
  1167. *************************************************************************/
  1168. #define PCIE_CONFIG2_REG 0x408
  1169. #define CONFIG2_BAR1_SIZE_EN 1
  1170. #define CONFIG2_BAR1_SIZE_MASK 0xf
  1171. #define PCIE_IDVAL3_REG 0x43c
  1172. #define IDVAL3_CLASS_CODE_MASK 0xffffff
  1173. #define IDVAL3_SUBCLASS_SHIFT 8
  1174. #define IDVAL3_CLASS_SHIFT 16
  1175. #define PCIE_DLSTATUS_REG 0x1048
  1176. #define DLSTATUS_PHYLINKUP (1 << 13)
  1177. #define PCIE_BRIDGE_OPT1_REG 0x2820
  1178. #define OPT1_RD_BE_OPT_EN (1 << 7)
  1179. #define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
  1180. #define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
  1181. #define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
  1182. #define PCIE_BRIDGE_OPT2_REG 0x2824
  1183. #define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
  1184. #define OPT2_TX_CREDIT_CHK_EN (1 << 4)
  1185. #define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
  1186. #define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
  1187. #define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
  1188. #define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
  1189. #define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
  1190. #define BASEMASK_REMAP_EN (1 << 0)
  1191. #define BASEMASK_SWAP_EN (1 << 1)
  1192. #define BASEMASK_MASK_SHIFT 4
  1193. #define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
  1194. #define BASEMASK_BASE_SHIFT 20
  1195. #define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
  1196. #define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
  1197. #define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
  1198. #define REBASE_ADDR_BASE_SHIFT 20
  1199. #define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
  1200. #define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
  1201. #define PCIE_RC_INT_A (1 << 0)
  1202. #define PCIE_RC_INT_B (1 << 1)
  1203. #define PCIE_RC_INT_C (1 << 2)
  1204. #define PCIE_RC_INT_D (1 << 3)
  1205. #define PCIE_DEVICE_OFFSET 0x8000
  1206. #endif /* BCM63XX_REGS_H_ */