bcm63xx_cpu.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. #ifndef BCM63XX_CPU_H_
  2. #define BCM63XX_CPU_H_
  3. #include <linux/types.h>
  4. #include <linux/init.h>
  5. /*
  6. * Macro to fetch bcm63xx cpu id and revision, should be optimized at
  7. * compile time if only one CPU support is enabled (idea stolen from
  8. * arm mach-types)
  9. */
  10. #define BCM6328_CPU_ID 0x6328
  11. #define BCM6338_CPU_ID 0x6338
  12. #define BCM6345_CPU_ID 0x6345
  13. #define BCM6348_CPU_ID 0x6348
  14. #define BCM6358_CPU_ID 0x6358
  15. #define BCM6368_CPU_ID 0x6368
  16. void __init bcm63xx_cpu_init(void);
  17. u16 __bcm63xx_get_cpu_id(void);
  18. u16 bcm63xx_get_cpu_rev(void);
  19. unsigned int bcm63xx_get_cpu_freq(void);
  20. #ifdef CONFIG_BCM63XX_CPU_6328
  21. # ifdef bcm63xx_get_cpu_id
  22. # undef bcm63xx_get_cpu_id
  23. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  24. # define BCMCPU_RUNTIME_DETECT
  25. # else
  26. # define bcm63xx_get_cpu_id() BCM6328_CPU_ID
  27. # endif
  28. # define BCMCPU_IS_6328() (bcm63xx_get_cpu_id() == BCM6328_CPU_ID)
  29. #else
  30. # define BCMCPU_IS_6328() (0)
  31. #endif
  32. #ifdef CONFIG_BCM63XX_CPU_6338
  33. # ifdef bcm63xx_get_cpu_id
  34. # undef bcm63xx_get_cpu_id
  35. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  36. # define BCMCPU_RUNTIME_DETECT
  37. # else
  38. # define bcm63xx_get_cpu_id() BCM6338_CPU_ID
  39. # endif
  40. # define BCMCPU_IS_6338() (bcm63xx_get_cpu_id() == BCM6338_CPU_ID)
  41. #else
  42. # define BCMCPU_IS_6338() (0)
  43. #endif
  44. #ifdef CONFIG_BCM63XX_CPU_6345
  45. # ifdef bcm63xx_get_cpu_id
  46. # undef bcm63xx_get_cpu_id
  47. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  48. # define BCMCPU_RUNTIME_DETECT
  49. # else
  50. # define bcm63xx_get_cpu_id() BCM6345_CPU_ID
  51. # endif
  52. # define BCMCPU_IS_6345() (bcm63xx_get_cpu_id() == BCM6345_CPU_ID)
  53. #else
  54. # define BCMCPU_IS_6345() (0)
  55. #endif
  56. #ifdef CONFIG_BCM63XX_CPU_6348
  57. # ifdef bcm63xx_get_cpu_id
  58. # undef bcm63xx_get_cpu_id
  59. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  60. # define BCMCPU_RUNTIME_DETECT
  61. # else
  62. # define bcm63xx_get_cpu_id() BCM6348_CPU_ID
  63. # endif
  64. # define BCMCPU_IS_6348() (bcm63xx_get_cpu_id() == BCM6348_CPU_ID)
  65. #else
  66. # define BCMCPU_IS_6348() (0)
  67. #endif
  68. #ifdef CONFIG_BCM63XX_CPU_6358
  69. # ifdef bcm63xx_get_cpu_id
  70. # undef bcm63xx_get_cpu_id
  71. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  72. # define BCMCPU_RUNTIME_DETECT
  73. # else
  74. # define bcm63xx_get_cpu_id() BCM6358_CPU_ID
  75. # endif
  76. # define BCMCPU_IS_6358() (bcm63xx_get_cpu_id() == BCM6358_CPU_ID)
  77. #else
  78. # define BCMCPU_IS_6358() (0)
  79. #endif
  80. #ifdef CONFIG_BCM63XX_CPU_6368
  81. # ifdef bcm63xx_get_cpu_id
  82. # undef bcm63xx_get_cpu_id
  83. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  84. # define BCMCPU_RUNTIME_DETECT
  85. # else
  86. # define bcm63xx_get_cpu_id() BCM6368_CPU_ID
  87. # endif
  88. # define BCMCPU_IS_6368() (bcm63xx_get_cpu_id() == BCM6368_CPU_ID)
  89. #else
  90. # define BCMCPU_IS_6368() (0)
  91. #endif
  92. #ifndef bcm63xx_get_cpu_id
  93. #error "No CPU support configured"
  94. #endif
  95. /*
  96. * While registers sets are (mostly) the same across 63xx CPU, base
  97. * address of these sets do change.
  98. */
  99. enum bcm63xx_regs_set {
  100. RSET_DSL_LMEM = 0,
  101. RSET_PERF,
  102. RSET_TIMER,
  103. RSET_WDT,
  104. RSET_UART0,
  105. RSET_UART1,
  106. RSET_GPIO,
  107. RSET_SPI,
  108. RSET_UDC0,
  109. RSET_OHCI0,
  110. RSET_OHCI_PRIV,
  111. RSET_USBH_PRIV,
  112. RSET_USBD,
  113. RSET_USBDMA,
  114. RSET_MPI,
  115. RSET_PCMCIA,
  116. RSET_PCIE,
  117. RSET_DSL,
  118. RSET_ENET0,
  119. RSET_ENET1,
  120. RSET_ENETDMA,
  121. RSET_ENETDMAC,
  122. RSET_ENETDMAS,
  123. RSET_ENETSW,
  124. RSET_EHCI0,
  125. RSET_SDRAM,
  126. RSET_MEMC,
  127. RSET_DDR,
  128. RSET_M2M,
  129. RSET_ATM,
  130. RSET_XTM,
  131. RSET_XTMDMA,
  132. RSET_XTMDMAC,
  133. RSET_XTMDMAS,
  134. RSET_PCM,
  135. RSET_PCMDMA,
  136. RSET_PCMDMAC,
  137. RSET_PCMDMAS,
  138. RSET_RNG,
  139. RSET_MISC
  140. };
  141. #define RSET_DSL_LMEM_SIZE (64 * 1024 * 4)
  142. #define RSET_DSL_SIZE 4096
  143. #define RSET_WDT_SIZE 12
  144. #define BCM_6338_RSET_SPI_SIZE 64
  145. #define BCM_6348_RSET_SPI_SIZE 64
  146. #define BCM_6358_RSET_SPI_SIZE 1804
  147. #define BCM_6368_RSET_SPI_SIZE 1804
  148. #define RSET_ENET_SIZE 2048
  149. #define RSET_ENETDMA_SIZE 2048
  150. #define RSET_ENETSW_SIZE 65536
  151. #define RSET_UART_SIZE 24
  152. #define RSET_UDC_SIZE 256
  153. #define RSET_OHCI_SIZE 256
  154. #define RSET_EHCI_SIZE 256
  155. #define RSET_USBD_SIZE 256
  156. #define RSET_USBDMA_SIZE 1280
  157. #define RSET_PCMCIA_SIZE 12
  158. #define RSET_M2M_SIZE 256
  159. #define RSET_ATM_SIZE 4096
  160. #define RSET_XTM_SIZE 10240
  161. #define RSET_XTMDMA_SIZE 256
  162. #define RSET_XTMDMAC_SIZE(chans) (16 * (chans))
  163. #define RSET_XTMDMAS_SIZE(chans) (16 * (chans))
  164. #define RSET_RNG_SIZE 20
  165. /*
  166. * 6328 register sets base address
  167. */
  168. #define BCM_6328_DSL_LMEM_BASE (0xdeadbeef)
  169. #define BCM_6328_PERF_BASE (0xb0000000)
  170. #define BCM_6328_TIMER_BASE (0xb0000040)
  171. #define BCM_6328_WDT_BASE (0xb000005c)
  172. #define BCM_6328_UART0_BASE (0xb0000100)
  173. #define BCM_6328_UART1_BASE (0xb0000120)
  174. #define BCM_6328_GPIO_BASE (0xb0000080)
  175. #define BCM_6328_SPI_BASE (0xdeadbeef)
  176. #define BCM_6328_UDC0_BASE (0xdeadbeef)
  177. #define BCM_6328_USBDMA_BASE (0xb000c000)
  178. #define BCM_6328_OHCI0_BASE (0xb0002600)
  179. #define BCM_6328_OHCI_PRIV_BASE (0xdeadbeef)
  180. #define BCM_6328_USBH_PRIV_BASE (0xb0002700)
  181. #define BCM_6328_USBD_BASE (0xb0002400)
  182. #define BCM_6328_MPI_BASE (0xdeadbeef)
  183. #define BCM_6328_PCMCIA_BASE (0xdeadbeef)
  184. #define BCM_6328_PCIE_BASE (0xb0e40000)
  185. #define BCM_6328_SDRAM_REGS_BASE (0xdeadbeef)
  186. #define BCM_6328_DSL_BASE (0xb0001900)
  187. #define BCM_6328_UBUS_BASE (0xdeadbeef)
  188. #define BCM_6328_ENET0_BASE (0xdeadbeef)
  189. #define BCM_6328_ENET1_BASE (0xdeadbeef)
  190. #define BCM_6328_ENETDMA_BASE (0xb000d800)
  191. #define BCM_6328_ENETDMAC_BASE (0xb000da00)
  192. #define BCM_6328_ENETDMAS_BASE (0xb000dc00)
  193. #define BCM_6328_ENETSW_BASE (0xb0e00000)
  194. #define BCM_6328_EHCI0_BASE (0xb0002500)
  195. #define BCM_6328_SDRAM_BASE (0xdeadbeef)
  196. #define BCM_6328_MEMC_BASE (0xdeadbeef)
  197. #define BCM_6328_DDR_BASE (0xb0003000)
  198. #define BCM_6328_M2M_BASE (0xdeadbeef)
  199. #define BCM_6328_ATM_BASE (0xdeadbeef)
  200. #define BCM_6328_XTM_BASE (0xdeadbeef)
  201. #define BCM_6328_XTMDMA_BASE (0xb000b800)
  202. #define BCM_6328_XTMDMAC_BASE (0xdeadbeef)
  203. #define BCM_6328_XTMDMAS_BASE (0xdeadbeef)
  204. #define BCM_6328_PCM_BASE (0xb000a800)
  205. #define BCM_6328_PCMDMA_BASE (0xdeadbeef)
  206. #define BCM_6328_PCMDMAC_BASE (0xdeadbeef)
  207. #define BCM_6328_PCMDMAS_BASE (0xdeadbeef)
  208. #define BCM_6328_RNG_BASE (0xdeadbeef)
  209. #define BCM_6328_MISC_BASE (0xb0001800)
  210. /*
  211. * 6338 register sets base address
  212. */
  213. #define BCM_6338_DSL_LMEM_BASE (0xfff00000)
  214. #define BCM_6338_PERF_BASE (0xfffe0000)
  215. #define BCM_6338_BB_BASE (0xfffe0100)
  216. #define BCM_6338_TIMER_BASE (0xfffe0200)
  217. #define BCM_6338_WDT_BASE (0xfffe021c)
  218. #define BCM_6338_UART0_BASE (0xfffe0300)
  219. #define BCM_6338_UART1_BASE (0xdeadbeef)
  220. #define BCM_6338_GPIO_BASE (0xfffe0400)
  221. #define BCM_6338_SPI_BASE (0xfffe0c00)
  222. #define BCM_6338_UDC0_BASE (0xdeadbeef)
  223. #define BCM_6338_USBDMA_BASE (0xfffe2400)
  224. #define BCM_6338_OHCI0_BASE (0xdeadbeef)
  225. #define BCM_6338_OHCI_PRIV_BASE (0xfffe3000)
  226. #define BCM_6338_USBH_PRIV_BASE (0xdeadbeef)
  227. #define BCM_6338_USBD_BASE (0xdeadbeef)
  228. #define BCM_6338_MPI_BASE (0xfffe3160)
  229. #define BCM_6338_PCMCIA_BASE (0xdeadbeef)
  230. #define BCM_6338_PCIE_BASE (0xdeadbeef)
  231. #define BCM_6338_SDRAM_REGS_BASE (0xfffe3100)
  232. #define BCM_6338_DSL_BASE (0xfffe1000)
  233. #define BCM_6338_UBUS_BASE (0xdeadbeef)
  234. #define BCM_6338_ENET0_BASE (0xfffe2800)
  235. #define BCM_6338_ENET1_BASE (0xdeadbeef)
  236. #define BCM_6338_ENETDMA_BASE (0xfffe2400)
  237. #define BCM_6338_ENETDMAC_BASE (0xfffe2500)
  238. #define BCM_6338_ENETDMAS_BASE (0xfffe2600)
  239. #define BCM_6338_ENETSW_BASE (0xdeadbeef)
  240. #define BCM_6338_EHCI0_BASE (0xdeadbeef)
  241. #define BCM_6338_SDRAM_BASE (0xfffe3100)
  242. #define BCM_6338_MEMC_BASE (0xdeadbeef)
  243. #define BCM_6338_DDR_BASE (0xdeadbeef)
  244. #define BCM_6338_M2M_BASE (0xdeadbeef)
  245. #define BCM_6338_ATM_BASE (0xfffe2000)
  246. #define BCM_6338_XTM_BASE (0xdeadbeef)
  247. #define BCM_6338_XTMDMA_BASE (0xdeadbeef)
  248. #define BCM_6338_XTMDMAC_BASE (0xdeadbeef)
  249. #define BCM_6338_XTMDMAS_BASE (0xdeadbeef)
  250. #define BCM_6338_PCM_BASE (0xdeadbeef)
  251. #define BCM_6338_PCMDMA_BASE (0xdeadbeef)
  252. #define BCM_6338_PCMDMAC_BASE (0xdeadbeef)
  253. #define BCM_6338_PCMDMAS_BASE (0xdeadbeef)
  254. #define BCM_6338_RNG_BASE (0xdeadbeef)
  255. #define BCM_6338_MISC_BASE (0xdeadbeef)
  256. /*
  257. * 6345 register sets base address
  258. */
  259. #define BCM_6345_DSL_LMEM_BASE (0xfff00000)
  260. #define BCM_6345_PERF_BASE (0xfffe0000)
  261. #define BCM_6345_BB_BASE (0xfffe0100)
  262. #define BCM_6345_TIMER_BASE (0xfffe0200)
  263. #define BCM_6345_WDT_BASE (0xfffe021c)
  264. #define BCM_6345_UART0_BASE (0xfffe0300)
  265. #define BCM_6345_UART1_BASE (0xdeadbeef)
  266. #define BCM_6345_GPIO_BASE (0xfffe0400)
  267. #define BCM_6345_SPI_BASE (0xdeadbeef)
  268. #define BCM_6345_UDC0_BASE (0xdeadbeef)
  269. #define BCM_6345_USBDMA_BASE (0xfffe2800)
  270. #define BCM_6345_ENET0_BASE (0xfffe1800)
  271. #define BCM_6345_ENETDMA_BASE (0xfffe2800)
  272. #define BCM_6345_ENETDMAC_BASE (0xfffe2900)
  273. #define BCM_6345_ENETDMAS_BASE (0xfffe2a00)
  274. #define BCM_6345_ENETSW_BASE (0xdeadbeef)
  275. #define BCM_6345_PCMCIA_BASE (0xfffe2028)
  276. #define BCM_6345_MPI_BASE (0xfffe2000)
  277. #define BCM_6345_PCIE_BASE (0xdeadbeef)
  278. #define BCM_6345_OHCI0_BASE (0xfffe2100)
  279. #define BCM_6345_OHCI_PRIV_BASE (0xfffe2200)
  280. #define BCM_6345_USBH_PRIV_BASE (0xdeadbeef)
  281. #define BCM_6345_USBD_BASE (0xdeadbeef)
  282. #define BCM_6345_SDRAM_REGS_BASE (0xfffe2300)
  283. #define BCM_6345_DSL_BASE (0xdeadbeef)
  284. #define BCM_6345_UBUS_BASE (0xdeadbeef)
  285. #define BCM_6345_ENET1_BASE (0xdeadbeef)
  286. #define BCM_6345_EHCI0_BASE (0xdeadbeef)
  287. #define BCM_6345_SDRAM_BASE (0xfffe2300)
  288. #define BCM_6345_MEMC_BASE (0xdeadbeef)
  289. #define BCM_6345_DDR_BASE (0xdeadbeef)
  290. #define BCM_6345_M2M_BASE (0xdeadbeef)
  291. #define BCM_6345_ATM_BASE (0xfffe4000)
  292. #define BCM_6345_XTM_BASE (0xdeadbeef)
  293. #define BCM_6345_XTMDMA_BASE (0xdeadbeef)
  294. #define BCM_6345_XTMDMAC_BASE (0xdeadbeef)
  295. #define BCM_6345_XTMDMAS_BASE (0xdeadbeef)
  296. #define BCM_6345_PCM_BASE (0xdeadbeef)
  297. #define BCM_6345_PCMDMA_BASE (0xdeadbeef)
  298. #define BCM_6345_PCMDMAC_BASE (0xdeadbeef)
  299. #define BCM_6345_PCMDMAS_BASE (0xdeadbeef)
  300. #define BCM_6345_RNG_BASE (0xdeadbeef)
  301. #define BCM_6345_MISC_BASE (0xdeadbeef)
  302. /*
  303. * 6348 register sets base address
  304. */
  305. #define BCM_6348_DSL_LMEM_BASE (0xfff00000)
  306. #define BCM_6348_PERF_BASE (0xfffe0000)
  307. #define BCM_6348_TIMER_BASE (0xfffe0200)
  308. #define BCM_6348_WDT_BASE (0xfffe021c)
  309. #define BCM_6348_UART0_BASE (0xfffe0300)
  310. #define BCM_6348_UART1_BASE (0xdeadbeef)
  311. #define BCM_6348_GPIO_BASE (0xfffe0400)
  312. #define BCM_6348_SPI_BASE (0xfffe0c00)
  313. #define BCM_6348_UDC0_BASE (0xfffe1000)
  314. #define BCM_6348_USBDMA_BASE (0xdeadbeef)
  315. #define BCM_6348_OHCI0_BASE (0xfffe1b00)
  316. #define BCM_6348_OHCI_PRIV_BASE (0xfffe1c00)
  317. #define BCM_6348_USBH_PRIV_BASE (0xdeadbeef)
  318. #define BCM_6348_USBD_BASE (0xdeadbeef)
  319. #define BCM_6348_MPI_BASE (0xfffe2000)
  320. #define BCM_6348_PCMCIA_BASE (0xfffe2054)
  321. #define BCM_6348_PCIE_BASE (0xdeadbeef)
  322. #define BCM_6348_SDRAM_REGS_BASE (0xfffe2300)
  323. #define BCM_6348_M2M_BASE (0xfffe2800)
  324. #define BCM_6348_DSL_BASE (0xfffe3000)
  325. #define BCM_6348_ENET0_BASE (0xfffe6000)
  326. #define BCM_6348_ENET1_BASE (0xfffe6800)
  327. #define BCM_6348_ENETDMA_BASE (0xfffe7000)
  328. #define BCM_6348_ENETDMAC_BASE (0xfffe7100)
  329. #define BCM_6348_ENETDMAS_BASE (0xfffe7200)
  330. #define BCM_6348_ENETSW_BASE (0xdeadbeef)
  331. #define BCM_6348_EHCI0_BASE (0xdeadbeef)
  332. #define BCM_6348_SDRAM_BASE (0xfffe2300)
  333. #define BCM_6348_MEMC_BASE (0xdeadbeef)
  334. #define BCM_6348_DDR_BASE (0xdeadbeef)
  335. #define BCM_6348_ATM_BASE (0xfffe4000)
  336. #define BCM_6348_XTM_BASE (0xdeadbeef)
  337. #define BCM_6348_XTMDMA_BASE (0xdeadbeef)
  338. #define BCM_6348_XTMDMAC_BASE (0xdeadbeef)
  339. #define BCM_6348_XTMDMAS_BASE (0xdeadbeef)
  340. #define BCM_6348_PCM_BASE (0xdeadbeef)
  341. #define BCM_6348_PCMDMA_BASE (0xdeadbeef)
  342. #define BCM_6348_PCMDMAC_BASE (0xdeadbeef)
  343. #define BCM_6348_PCMDMAS_BASE (0xdeadbeef)
  344. #define BCM_6348_RNG_BASE (0xdeadbeef)
  345. #define BCM_6348_MISC_BASE (0xdeadbeef)
  346. /*
  347. * 6358 register sets base address
  348. */
  349. #define BCM_6358_DSL_LMEM_BASE (0xfff00000)
  350. #define BCM_6358_PERF_BASE (0xfffe0000)
  351. #define BCM_6358_TIMER_BASE (0xfffe0040)
  352. #define BCM_6358_WDT_BASE (0xfffe005c)
  353. #define BCM_6358_UART0_BASE (0xfffe0100)
  354. #define BCM_6358_UART1_BASE (0xfffe0120)
  355. #define BCM_6358_GPIO_BASE (0xfffe0080)
  356. #define BCM_6358_SPI_BASE (0xfffe0800)
  357. #define BCM_6358_UDC0_BASE (0xfffe0800)
  358. #define BCM_6358_USBDMA_BASE (0xdeadbeef)
  359. #define BCM_6358_OHCI0_BASE (0xfffe1400)
  360. #define BCM_6358_OHCI_PRIV_BASE (0xdeadbeef)
  361. #define BCM_6358_USBH_PRIV_BASE (0xfffe1500)
  362. #define BCM_6358_USBD_BASE (0xdeadbeef)
  363. #define BCM_6358_MPI_BASE (0xfffe1000)
  364. #define BCM_6358_PCMCIA_BASE (0xfffe1054)
  365. #define BCM_6358_PCIE_BASE (0xdeadbeef)
  366. #define BCM_6358_SDRAM_REGS_BASE (0xfffe2300)
  367. #define BCM_6358_M2M_BASE (0xdeadbeef)
  368. #define BCM_6358_DSL_BASE (0xfffe3000)
  369. #define BCM_6358_ENET0_BASE (0xfffe4000)
  370. #define BCM_6358_ENET1_BASE (0xfffe4800)
  371. #define BCM_6358_ENETDMA_BASE (0xfffe5000)
  372. #define BCM_6358_ENETDMAC_BASE (0xfffe5100)
  373. #define BCM_6358_ENETDMAS_BASE (0xfffe5200)
  374. #define BCM_6358_ENETSW_BASE (0xdeadbeef)
  375. #define BCM_6358_EHCI0_BASE (0xfffe1300)
  376. #define BCM_6358_SDRAM_BASE (0xdeadbeef)
  377. #define BCM_6358_MEMC_BASE (0xfffe1200)
  378. #define BCM_6358_DDR_BASE (0xfffe12a0)
  379. #define BCM_6358_ATM_BASE (0xfffe2000)
  380. #define BCM_6358_XTM_BASE (0xdeadbeef)
  381. #define BCM_6358_XTMDMA_BASE (0xdeadbeef)
  382. #define BCM_6358_XTMDMAC_BASE (0xdeadbeef)
  383. #define BCM_6358_XTMDMAS_BASE (0xdeadbeef)
  384. #define BCM_6358_PCM_BASE (0xfffe1600)
  385. #define BCM_6358_PCMDMA_BASE (0xfffe1800)
  386. #define BCM_6358_PCMDMAC_BASE (0xfffe1900)
  387. #define BCM_6358_PCMDMAS_BASE (0xfffe1a00)
  388. #define BCM_6358_RNG_BASE (0xdeadbeef)
  389. #define BCM_6358_MISC_BASE (0xdeadbeef)
  390. /*
  391. * 6368 register sets base address
  392. */
  393. #define BCM_6368_DSL_LMEM_BASE (0xdeadbeef)
  394. #define BCM_6368_PERF_BASE (0xb0000000)
  395. #define BCM_6368_TIMER_BASE (0xb0000040)
  396. #define BCM_6368_WDT_BASE (0xb000005c)
  397. #define BCM_6368_UART0_BASE (0xb0000100)
  398. #define BCM_6368_UART1_BASE (0xb0000120)
  399. #define BCM_6368_GPIO_BASE (0xb0000080)
  400. #define BCM_6368_SPI_BASE (0xb0000800)
  401. #define BCM_6368_UDC0_BASE (0xdeadbeef)
  402. #define BCM_6368_USBDMA_BASE (0xb0004800)
  403. #define BCM_6368_OHCI0_BASE (0xb0001600)
  404. #define BCM_6368_OHCI_PRIV_BASE (0xdeadbeef)
  405. #define BCM_6368_USBH_PRIV_BASE (0xb0001700)
  406. #define BCM_6368_USBD_BASE (0xb0001400)
  407. #define BCM_6368_MPI_BASE (0xb0001000)
  408. #define BCM_6368_PCMCIA_BASE (0xb0001054)
  409. #define BCM_6368_PCIE_BASE (0xdeadbeef)
  410. #define BCM_6368_SDRAM_REGS_BASE (0xdeadbeef)
  411. #define BCM_6368_M2M_BASE (0xdeadbeef)
  412. #define BCM_6368_DSL_BASE (0xdeadbeef)
  413. #define BCM_6368_ENET0_BASE (0xdeadbeef)
  414. #define BCM_6368_ENET1_BASE (0xdeadbeef)
  415. #define BCM_6368_ENETDMA_BASE (0xb0006800)
  416. #define BCM_6368_ENETDMAC_BASE (0xb0006a00)
  417. #define BCM_6368_ENETDMAS_BASE (0xb0006c00)
  418. #define BCM_6368_ENETSW_BASE (0xb0f00000)
  419. #define BCM_6368_EHCI0_BASE (0xb0001500)
  420. #define BCM_6368_SDRAM_BASE (0xdeadbeef)
  421. #define BCM_6368_MEMC_BASE (0xb0001200)
  422. #define BCM_6368_DDR_BASE (0xb0001280)
  423. #define BCM_6368_ATM_BASE (0xdeadbeef)
  424. #define BCM_6368_XTM_BASE (0xb0001800)
  425. #define BCM_6368_XTMDMA_BASE (0xb0005000)
  426. #define BCM_6368_XTMDMAC_BASE (0xb0005200)
  427. #define BCM_6368_XTMDMAS_BASE (0xb0005400)
  428. #define BCM_6368_PCM_BASE (0xb0004000)
  429. #define BCM_6368_PCMDMA_BASE (0xb0005800)
  430. #define BCM_6368_PCMDMAC_BASE (0xb0005a00)
  431. #define BCM_6368_PCMDMAS_BASE (0xb0005c00)
  432. #define BCM_6368_RNG_BASE (0xb0004180)
  433. #define BCM_6368_MISC_BASE (0xdeadbeef)
  434. extern const unsigned long *bcm63xx_regs_base;
  435. #define __GEN_RSET_BASE(__cpu, __rset) \
  436. case RSET_## __rset : \
  437. return BCM_## __cpu ##_## __rset ##_BASE;
  438. #define __GEN_RSET(__cpu) \
  439. switch (set) { \
  440. __GEN_RSET_BASE(__cpu, DSL_LMEM) \
  441. __GEN_RSET_BASE(__cpu, PERF) \
  442. __GEN_RSET_BASE(__cpu, TIMER) \
  443. __GEN_RSET_BASE(__cpu, WDT) \
  444. __GEN_RSET_BASE(__cpu, UART0) \
  445. __GEN_RSET_BASE(__cpu, UART1) \
  446. __GEN_RSET_BASE(__cpu, GPIO) \
  447. __GEN_RSET_BASE(__cpu, SPI) \
  448. __GEN_RSET_BASE(__cpu, UDC0) \
  449. __GEN_RSET_BASE(__cpu, OHCI0) \
  450. __GEN_RSET_BASE(__cpu, OHCI_PRIV) \
  451. __GEN_RSET_BASE(__cpu, USBH_PRIV) \
  452. __GEN_RSET_BASE(__cpu, USBD) \
  453. __GEN_RSET_BASE(__cpu, USBDMA) \
  454. __GEN_RSET_BASE(__cpu, MPI) \
  455. __GEN_RSET_BASE(__cpu, PCMCIA) \
  456. __GEN_RSET_BASE(__cpu, PCIE) \
  457. __GEN_RSET_BASE(__cpu, DSL) \
  458. __GEN_RSET_BASE(__cpu, ENET0) \
  459. __GEN_RSET_BASE(__cpu, ENET1) \
  460. __GEN_RSET_BASE(__cpu, ENETDMA) \
  461. __GEN_RSET_BASE(__cpu, ENETDMAC) \
  462. __GEN_RSET_BASE(__cpu, ENETDMAS) \
  463. __GEN_RSET_BASE(__cpu, ENETSW) \
  464. __GEN_RSET_BASE(__cpu, EHCI0) \
  465. __GEN_RSET_BASE(__cpu, SDRAM) \
  466. __GEN_RSET_BASE(__cpu, MEMC) \
  467. __GEN_RSET_BASE(__cpu, DDR) \
  468. __GEN_RSET_BASE(__cpu, M2M) \
  469. __GEN_RSET_BASE(__cpu, ATM) \
  470. __GEN_RSET_BASE(__cpu, XTM) \
  471. __GEN_RSET_BASE(__cpu, XTMDMA) \
  472. __GEN_RSET_BASE(__cpu, XTMDMAC) \
  473. __GEN_RSET_BASE(__cpu, XTMDMAS) \
  474. __GEN_RSET_BASE(__cpu, PCM) \
  475. __GEN_RSET_BASE(__cpu, PCMDMA) \
  476. __GEN_RSET_BASE(__cpu, PCMDMAC) \
  477. __GEN_RSET_BASE(__cpu, PCMDMAS) \
  478. __GEN_RSET_BASE(__cpu, RNG) \
  479. __GEN_RSET_BASE(__cpu, MISC) \
  480. }
  481. #define __GEN_CPU_REGS_TABLE(__cpu) \
  482. [RSET_DSL_LMEM] = BCM_## __cpu ##_DSL_LMEM_BASE, \
  483. [RSET_PERF] = BCM_## __cpu ##_PERF_BASE, \
  484. [RSET_TIMER] = BCM_## __cpu ##_TIMER_BASE, \
  485. [RSET_WDT] = BCM_## __cpu ##_WDT_BASE, \
  486. [RSET_UART0] = BCM_## __cpu ##_UART0_BASE, \
  487. [RSET_UART1] = BCM_## __cpu ##_UART1_BASE, \
  488. [RSET_GPIO] = BCM_## __cpu ##_GPIO_BASE, \
  489. [RSET_SPI] = BCM_## __cpu ##_SPI_BASE, \
  490. [RSET_UDC0] = BCM_## __cpu ##_UDC0_BASE, \
  491. [RSET_OHCI0] = BCM_## __cpu ##_OHCI0_BASE, \
  492. [RSET_OHCI_PRIV] = BCM_## __cpu ##_OHCI_PRIV_BASE, \
  493. [RSET_USBH_PRIV] = BCM_## __cpu ##_USBH_PRIV_BASE, \
  494. [RSET_USBD] = BCM_## __cpu ##_USBD_BASE, \
  495. [RSET_USBDMA] = BCM_## __cpu ##_USBDMA_BASE, \
  496. [RSET_MPI] = BCM_## __cpu ##_MPI_BASE, \
  497. [RSET_PCMCIA] = BCM_## __cpu ##_PCMCIA_BASE, \
  498. [RSET_PCIE] = BCM_## __cpu ##_PCIE_BASE, \
  499. [RSET_DSL] = BCM_## __cpu ##_DSL_BASE, \
  500. [RSET_ENET0] = BCM_## __cpu ##_ENET0_BASE, \
  501. [RSET_ENET1] = BCM_## __cpu ##_ENET1_BASE, \
  502. [RSET_ENETDMA] = BCM_## __cpu ##_ENETDMA_BASE, \
  503. [RSET_ENETDMAC] = BCM_## __cpu ##_ENETDMAC_BASE, \
  504. [RSET_ENETDMAS] = BCM_## __cpu ##_ENETDMAS_BASE, \
  505. [RSET_ENETSW] = BCM_## __cpu ##_ENETSW_BASE, \
  506. [RSET_EHCI0] = BCM_## __cpu ##_EHCI0_BASE, \
  507. [RSET_SDRAM] = BCM_## __cpu ##_SDRAM_BASE, \
  508. [RSET_MEMC] = BCM_## __cpu ##_MEMC_BASE, \
  509. [RSET_DDR] = BCM_## __cpu ##_DDR_BASE, \
  510. [RSET_M2M] = BCM_## __cpu ##_M2M_BASE, \
  511. [RSET_ATM] = BCM_## __cpu ##_ATM_BASE, \
  512. [RSET_XTM] = BCM_## __cpu ##_XTM_BASE, \
  513. [RSET_XTMDMA] = BCM_## __cpu ##_XTMDMA_BASE, \
  514. [RSET_XTMDMAC] = BCM_## __cpu ##_XTMDMAC_BASE, \
  515. [RSET_XTMDMAS] = BCM_## __cpu ##_XTMDMAS_BASE, \
  516. [RSET_PCM] = BCM_## __cpu ##_PCM_BASE, \
  517. [RSET_PCMDMA] = BCM_## __cpu ##_PCMDMA_BASE, \
  518. [RSET_PCMDMAC] = BCM_## __cpu ##_PCMDMAC_BASE, \
  519. [RSET_PCMDMAS] = BCM_## __cpu ##_PCMDMAS_BASE, \
  520. [RSET_RNG] = BCM_## __cpu ##_RNG_BASE, \
  521. [RSET_MISC] = BCM_## __cpu ##_MISC_BASE, \
  522. static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)
  523. {
  524. #ifdef BCMCPU_RUNTIME_DETECT
  525. return bcm63xx_regs_base[set];
  526. #else
  527. #ifdef CONFIG_BCM63XX_CPU_6328
  528. __GEN_RSET(6328)
  529. #endif
  530. #ifdef CONFIG_BCM63XX_CPU_6338
  531. __GEN_RSET(6338)
  532. #endif
  533. #ifdef CONFIG_BCM63XX_CPU_6345
  534. __GEN_RSET(6345)
  535. #endif
  536. #ifdef CONFIG_BCM63XX_CPU_6348
  537. __GEN_RSET(6348)
  538. #endif
  539. #ifdef CONFIG_BCM63XX_CPU_6358
  540. __GEN_RSET(6358)
  541. #endif
  542. #ifdef CONFIG_BCM63XX_CPU_6368
  543. __GEN_RSET(6368)
  544. #endif
  545. #endif
  546. /* unreached */
  547. return 0;
  548. }
  549. /*
  550. * IRQ number changes across CPU too
  551. */
  552. enum bcm63xx_irq {
  553. IRQ_TIMER = 0,
  554. IRQ_SPI,
  555. IRQ_UART0,
  556. IRQ_UART1,
  557. IRQ_DSL,
  558. IRQ_ENET0,
  559. IRQ_ENET1,
  560. IRQ_ENET_PHY,
  561. IRQ_OHCI0,
  562. IRQ_EHCI0,
  563. IRQ_USBD,
  564. IRQ_USBD_RXDMA0,
  565. IRQ_USBD_TXDMA0,
  566. IRQ_USBD_RXDMA1,
  567. IRQ_USBD_TXDMA1,
  568. IRQ_USBD_RXDMA2,
  569. IRQ_USBD_TXDMA2,
  570. IRQ_ENET0_RXDMA,
  571. IRQ_ENET0_TXDMA,
  572. IRQ_ENET1_RXDMA,
  573. IRQ_ENET1_TXDMA,
  574. IRQ_PCI,
  575. IRQ_PCMCIA,
  576. IRQ_ATM,
  577. IRQ_ENETSW_RXDMA0,
  578. IRQ_ENETSW_RXDMA1,
  579. IRQ_ENETSW_RXDMA2,
  580. IRQ_ENETSW_RXDMA3,
  581. IRQ_ENETSW_TXDMA0,
  582. IRQ_ENETSW_TXDMA1,
  583. IRQ_ENETSW_TXDMA2,
  584. IRQ_ENETSW_TXDMA3,
  585. IRQ_XTM,
  586. IRQ_XTM_DMA0,
  587. };
  588. /*
  589. * 6328 irqs
  590. */
  591. #define BCM_6328_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  592. #define BCM_6328_TIMER_IRQ (IRQ_INTERNAL_BASE + 31)
  593. #define BCM_6328_SPI_IRQ 0
  594. #define BCM_6328_UART0_IRQ (IRQ_INTERNAL_BASE + 28)
  595. #define BCM_6328_UART1_IRQ (BCM_6328_HIGH_IRQ_BASE + 7)
  596. #define BCM_6328_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  597. #define BCM_6328_UDC0_IRQ 0
  598. #define BCM_6328_ENET0_IRQ 0
  599. #define BCM_6328_ENET1_IRQ 0
  600. #define BCM_6328_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 12)
  601. #define BCM_6328_OHCI0_IRQ (BCM_6328_HIGH_IRQ_BASE + 9)
  602. #define BCM_6328_EHCI0_IRQ (BCM_6328_HIGH_IRQ_BASE + 10)
  603. #define BCM_6328_USBD_IRQ (IRQ_INTERNAL_BASE + 4)
  604. #define BCM_6328_USBD_RXDMA0_IRQ (IRQ_INTERNAL_BASE + 5)
  605. #define BCM_6328_USBD_TXDMA0_IRQ (IRQ_INTERNAL_BASE + 6)
  606. #define BCM_6328_USBD_RXDMA1_IRQ (IRQ_INTERNAL_BASE + 7)
  607. #define BCM_6328_USBD_TXDMA1_IRQ (IRQ_INTERNAL_BASE + 8)
  608. #define BCM_6328_USBD_RXDMA2_IRQ (IRQ_INTERNAL_BASE + 9)
  609. #define BCM_6328_USBD_TXDMA2_IRQ (IRQ_INTERNAL_BASE + 10)
  610. #define BCM_6328_PCMCIA_IRQ 0
  611. #define BCM_6328_ENET0_RXDMA_IRQ 0
  612. #define BCM_6328_ENET0_TXDMA_IRQ 0
  613. #define BCM_6328_ENET1_RXDMA_IRQ 0
  614. #define BCM_6328_ENET1_TXDMA_IRQ 0
  615. #define BCM_6328_PCI_IRQ (IRQ_INTERNAL_BASE + 23)
  616. #define BCM_6328_ATM_IRQ 0
  617. #define BCM_6328_ENETSW_RXDMA0_IRQ (BCM_6328_HIGH_IRQ_BASE + 0)
  618. #define BCM_6328_ENETSW_RXDMA1_IRQ (BCM_6328_HIGH_IRQ_BASE + 1)
  619. #define BCM_6328_ENETSW_RXDMA2_IRQ (BCM_6328_HIGH_IRQ_BASE + 2)
  620. #define BCM_6328_ENETSW_RXDMA3_IRQ (BCM_6328_HIGH_IRQ_BASE + 3)
  621. #define BCM_6328_ENETSW_TXDMA0_IRQ 0
  622. #define BCM_6328_ENETSW_TXDMA1_IRQ 0
  623. #define BCM_6328_ENETSW_TXDMA2_IRQ 0
  624. #define BCM_6328_ENETSW_TXDMA3_IRQ 0
  625. #define BCM_6328_XTM_IRQ (BCM_6328_HIGH_IRQ_BASE + 31)
  626. #define BCM_6328_XTM_DMA0_IRQ (BCM_6328_HIGH_IRQ_BASE + 11)
  627. #define BCM_6328_PCM_DMA0_IRQ (IRQ_INTERNAL_BASE + 2)
  628. #define BCM_6328_PCM_DMA1_IRQ (IRQ_INTERNAL_BASE + 3)
  629. #define BCM_6328_EXT_IRQ0 (IRQ_INTERNAL_BASE + 24)
  630. #define BCM_6328_EXT_IRQ1 (IRQ_INTERNAL_BASE + 25)
  631. #define BCM_6328_EXT_IRQ2 (IRQ_INTERNAL_BASE + 26)
  632. #define BCM_6328_EXT_IRQ3 (IRQ_INTERNAL_BASE + 27)
  633. /*
  634. * 6338 irqs
  635. */
  636. #define BCM_6338_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  637. #define BCM_6338_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  638. #define BCM_6338_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  639. #define BCM_6338_UART1_IRQ 0
  640. #define BCM_6338_DSL_IRQ (IRQ_INTERNAL_BASE + 5)
  641. #define BCM_6338_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  642. #define BCM_6338_ENET1_IRQ 0
  643. #define BCM_6338_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  644. #define BCM_6338_OHCI0_IRQ 0
  645. #define BCM_6338_EHCI0_IRQ 0
  646. #define BCM_6338_USBD_IRQ 0
  647. #define BCM_6338_USBD_RXDMA0_IRQ 0
  648. #define BCM_6338_USBD_TXDMA0_IRQ 0
  649. #define BCM_6338_USBD_RXDMA1_IRQ 0
  650. #define BCM_6338_USBD_TXDMA1_IRQ 0
  651. #define BCM_6338_USBD_RXDMA2_IRQ 0
  652. #define BCM_6338_USBD_TXDMA2_IRQ 0
  653. #define BCM_6338_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  654. #define BCM_6338_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  655. #define BCM_6338_ENET1_RXDMA_IRQ 0
  656. #define BCM_6338_ENET1_TXDMA_IRQ 0
  657. #define BCM_6338_PCI_IRQ 0
  658. #define BCM_6338_PCMCIA_IRQ 0
  659. #define BCM_6338_ATM_IRQ 0
  660. #define BCM_6338_ENETSW_RXDMA0_IRQ 0
  661. #define BCM_6338_ENETSW_RXDMA1_IRQ 0
  662. #define BCM_6338_ENETSW_RXDMA2_IRQ 0
  663. #define BCM_6338_ENETSW_RXDMA3_IRQ 0
  664. #define BCM_6338_ENETSW_TXDMA0_IRQ 0
  665. #define BCM_6338_ENETSW_TXDMA1_IRQ 0
  666. #define BCM_6338_ENETSW_TXDMA2_IRQ 0
  667. #define BCM_6338_ENETSW_TXDMA3_IRQ 0
  668. #define BCM_6338_XTM_IRQ 0
  669. #define BCM_6338_XTM_DMA0_IRQ 0
  670. /*
  671. * 6345 irqs
  672. */
  673. #define BCM_6345_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  674. #define BCM_6345_SPI_IRQ 0
  675. #define BCM_6345_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  676. #define BCM_6345_UART1_IRQ 0
  677. #define BCM_6345_DSL_IRQ (IRQ_INTERNAL_BASE + 3)
  678. #define BCM_6345_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  679. #define BCM_6345_ENET1_IRQ 0
  680. #define BCM_6345_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 12)
  681. #define BCM_6345_OHCI0_IRQ 0
  682. #define BCM_6345_EHCI0_IRQ 0
  683. #define BCM_6345_USBD_IRQ 0
  684. #define BCM_6345_USBD_RXDMA0_IRQ 0
  685. #define BCM_6345_USBD_TXDMA0_IRQ 0
  686. #define BCM_6345_USBD_RXDMA1_IRQ 0
  687. #define BCM_6345_USBD_TXDMA1_IRQ 0
  688. #define BCM_6345_USBD_RXDMA2_IRQ 0
  689. #define BCM_6345_USBD_TXDMA2_IRQ 0
  690. #define BCM_6345_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 1)
  691. #define BCM_6345_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 2)
  692. #define BCM_6345_ENET1_RXDMA_IRQ 0
  693. #define BCM_6345_ENET1_TXDMA_IRQ 0
  694. #define BCM_6345_PCI_IRQ 0
  695. #define BCM_6345_PCMCIA_IRQ 0
  696. #define BCM_6345_ATM_IRQ 0
  697. #define BCM_6345_ENETSW_RXDMA0_IRQ 0
  698. #define BCM_6345_ENETSW_RXDMA1_IRQ 0
  699. #define BCM_6345_ENETSW_RXDMA2_IRQ 0
  700. #define BCM_6345_ENETSW_RXDMA3_IRQ 0
  701. #define BCM_6345_ENETSW_TXDMA0_IRQ 0
  702. #define BCM_6345_ENETSW_TXDMA1_IRQ 0
  703. #define BCM_6345_ENETSW_TXDMA2_IRQ 0
  704. #define BCM_6345_ENETSW_TXDMA3_IRQ 0
  705. #define BCM_6345_XTM_IRQ 0
  706. #define BCM_6345_XTM_DMA0_IRQ 0
  707. /*
  708. * 6348 irqs
  709. */
  710. #define BCM_6348_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  711. #define BCM_6348_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  712. #define BCM_6348_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  713. #define BCM_6348_UART1_IRQ 0
  714. #define BCM_6348_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  715. #define BCM_6348_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  716. #define BCM_6348_ENET1_IRQ (IRQ_INTERNAL_BASE + 7)
  717. #define BCM_6348_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  718. #define BCM_6348_OHCI0_IRQ (IRQ_INTERNAL_BASE + 12)
  719. #define BCM_6348_EHCI0_IRQ 0
  720. #define BCM_6348_USBD_IRQ 0
  721. #define BCM_6348_USBD_RXDMA0_IRQ 0
  722. #define BCM_6348_USBD_TXDMA0_IRQ 0
  723. #define BCM_6348_USBD_RXDMA1_IRQ 0
  724. #define BCM_6348_USBD_TXDMA1_IRQ 0
  725. #define BCM_6348_USBD_RXDMA2_IRQ 0
  726. #define BCM_6348_USBD_TXDMA2_IRQ 0
  727. #define BCM_6348_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 20)
  728. #define BCM_6348_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 21)
  729. #define BCM_6348_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 22)
  730. #define BCM_6348_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 23)
  731. #define BCM_6348_PCI_IRQ (IRQ_INTERNAL_BASE + 24)
  732. #define BCM_6348_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  733. #define BCM_6348_ATM_IRQ (IRQ_INTERNAL_BASE + 5)
  734. #define BCM_6348_ENETSW_RXDMA0_IRQ 0
  735. #define BCM_6348_ENETSW_RXDMA1_IRQ 0
  736. #define BCM_6348_ENETSW_RXDMA2_IRQ 0
  737. #define BCM_6348_ENETSW_RXDMA3_IRQ 0
  738. #define BCM_6348_ENETSW_TXDMA0_IRQ 0
  739. #define BCM_6348_ENETSW_TXDMA1_IRQ 0
  740. #define BCM_6348_ENETSW_TXDMA2_IRQ 0
  741. #define BCM_6348_ENETSW_TXDMA3_IRQ 0
  742. #define BCM_6348_XTM_IRQ 0
  743. #define BCM_6348_XTM_DMA0_IRQ 0
  744. /*
  745. * 6358 irqs
  746. */
  747. #define BCM_6358_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  748. #define BCM_6358_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  749. #define BCM_6358_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  750. #define BCM_6358_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  751. #define BCM_6358_DSL_IRQ (IRQ_INTERNAL_BASE + 29)
  752. #define BCM_6358_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  753. #define BCM_6358_ENET1_IRQ (IRQ_INTERNAL_BASE + 6)
  754. #define BCM_6358_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  755. #define BCM_6358_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  756. #define BCM_6358_EHCI0_IRQ (IRQ_INTERNAL_BASE + 10)
  757. #define BCM_6358_USBD_IRQ 0
  758. #define BCM_6358_USBD_RXDMA0_IRQ 0
  759. #define BCM_6358_USBD_TXDMA0_IRQ 0
  760. #define BCM_6358_USBD_RXDMA1_IRQ 0
  761. #define BCM_6358_USBD_TXDMA1_IRQ 0
  762. #define BCM_6358_USBD_RXDMA2_IRQ 0
  763. #define BCM_6358_USBD_TXDMA2_IRQ 0
  764. #define BCM_6358_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  765. #define BCM_6358_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  766. #define BCM_6358_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 17)
  767. #define BCM_6358_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 18)
  768. #define BCM_6358_PCI_IRQ (IRQ_INTERNAL_BASE + 31)
  769. #define BCM_6358_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  770. #define BCM_6358_ATM_IRQ (IRQ_INTERNAL_BASE + 19)
  771. #define BCM_6358_ENETSW_RXDMA0_IRQ 0
  772. #define BCM_6358_ENETSW_RXDMA1_IRQ 0
  773. #define BCM_6358_ENETSW_RXDMA2_IRQ 0
  774. #define BCM_6358_ENETSW_RXDMA3_IRQ 0
  775. #define BCM_6358_ENETSW_TXDMA0_IRQ 0
  776. #define BCM_6358_ENETSW_TXDMA1_IRQ 0
  777. #define BCM_6358_ENETSW_TXDMA2_IRQ 0
  778. #define BCM_6358_ENETSW_TXDMA3_IRQ 0
  779. #define BCM_6358_XTM_IRQ 0
  780. #define BCM_6358_XTM_DMA0_IRQ 0
  781. #define BCM_6358_PCM_DMA0_IRQ (IRQ_INTERNAL_BASE + 23)
  782. #define BCM_6358_PCM_DMA1_IRQ (IRQ_INTERNAL_BASE + 24)
  783. #define BCM_6358_EXT_IRQ0 (IRQ_INTERNAL_BASE + 25)
  784. #define BCM_6358_EXT_IRQ1 (IRQ_INTERNAL_BASE + 26)
  785. #define BCM_6358_EXT_IRQ2 (IRQ_INTERNAL_BASE + 27)
  786. #define BCM_6358_EXT_IRQ3 (IRQ_INTERNAL_BASE + 28)
  787. /*
  788. * 6368 irqs
  789. */
  790. #define BCM_6368_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  791. #define BCM_6368_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  792. #define BCM_6368_SPI_IRQ (IRQ_INTERNAL_BASE + 1)
  793. #define BCM_6368_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  794. #define BCM_6368_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  795. #define BCM_6368_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  796. #define BCM_6368_ENET0_IRQ 0
  797. #define BCM_6368_ENET1_IRQ 0
  798. #define BCM_6368_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 15)
  799. #define BCM_6368_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  800. #define BCM_6368_EHCI0_IRQ (IRQ_INTERNAL_BASE + 7)
  801. #define BCM_6368_USBD_IRQ (IRQ_INTERNAL_BASE + 8)
  802. #define BCM_6368_USBD_RXDMA0_IRQ (IRQ_INTERNAL_BASE + 26)
  803. #define BCM_6368_USBD_TXDMA0_IRQ (IRQ_INTERNAL_BASE + 27)
  804. #define BCM_6368_USBD_RXDMA1_IRQ (IRQ_INTERNAL_BASE + 28)
  805. #define BCM_6368_USBD_TXDMA1_IRQ (IRQ_INTERNAL_BASE + 29)
  806. #define BCM_6368_USBD_RXDMA2_IRQ (IRQ_INTERNAL_BASE + 30)
  807. #define BCM_6368_USBD_TXDMA2_IRQ (IRQ_INTERNAL_BASE + 31)
  808. #define BCM_6368_PCMCIA_IRQ 0
  809. #define BCM_6368_ENET0_RXDMA_IRQ 0
  810. #define BCM_6368_ENET0_TXDMA_IRQ 0
  811. #define BCM_6368_ENET1_RXDMA_IRQ 0
  812. #define BCM_6368_ENET1_TXDMA_IRQ 0
  813. #define BCM_6368_PCI_IRQ (IRQ_INTERNAL_BASE + 13)
  814. #define BCM_6368_ATM_IRQ 0
  815. #define BCM_6368_ENETSW_RXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 0)
  816. #define BCM_6368_ENETSW_RXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 1)
  817. #define BCM_6368_ENETSW_RXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 2)
  818. #define BCM_6368_ENETSW_RXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 3)
  819. #define BCM_6368_ENETSW_TXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 4)
  820. #define BCM_6368_ENETSW_TXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 5)
  821. #define BCM_6368_ENETSW_TXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 6)
  822. #define BCM_6368_ENETSW_TXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 7)
  823. #define BCM_6368_XTM_IRQ (IRQ_INTERNAL_BASE + 11)
  824. #define BCM_6368_XTM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 8)
  825. #define BCM_6368_PCM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 30)
  826. #define BCM_6368_PCM_DMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 31)
  827. #define BCM_6368_EXT_IRQ0 (IRQ_INTERNAL_BASE + 20)
  828. #define BCM_6368_EXT_IRQ1 (IRQ_INTERNAL_BASE + 21)
  829. #define BCM_6368_EXT_IRQ2 (IRQ_INTERNAL_BASE + 22)
  830. #define BCM_6368_EXT_IRQ3 (IRQ_INTERNAL_BASE + 23)
  831. #define BCM_6368_EXT_IRQ4 (IRQ_INTERNAL_BASE + 24)
  832. #define BCM_6368_EXT_IRQ5 (IRQ_INTERNAL_BASE + 25)
  833. extern const int *bcm63xx_irqs;
  834. #define __GEN_CPU_IRQ_TABLE(__cpu) \
  835. [IRQ_TIMER] = BCM_## __cpu ##_TIMER_IRQ, \
  836. [IRQ_SPI] = BCM_## __cpu ##_SPI_IRQ, \
  837. [IRQ_UART0] = BCM_## __cpu ##_UART0_IRQ, \
  838. [IRQ_UART1] = BCM_## __cpu ##_UART1_IRQ, \
  839. [IRQ_DSL] = BCM_## __cpu ##_DSL_IRQ, \
  840. [IRQ_ENET0] = BCM_## __cpu ##_ENET0_IRQ, \
  841. [IRQ_ENET1] = BCM_## __cpu ##_ENET1_IRQ, \
  842. [IRQ_ENET_PHY] = BCM_## __cpu ##_ENET_PHY_IRQ, \
  843. [IRQ_OHCI0] = BCM_## __cpu ##_OHCI0_IRQ, \
  844. [IRQ_EHCI0] = BCM_## __cpu ##_EHCI0_IRQ, \
  845. [IRQ_USBD] = BCM_## __cpu ##_USBD_IRQ, \
  846. [IRQ_USBD_RXDMA0] = BCM_## __cpu ##_USBD_RXDMA0_IRQ, \
  847. [IRQ_USBD_TXDMA0] = BCM_## __cpu ##_USBD_TXDMA0_IRQ, \
  848. [IRQ_USBD_RXDMA1] = BCM_## __cpu ##_USBD_RXDMA1_IRQ, \
  849. [IRQ_USBD_TXDMA1] = BCM_## __cpu ##_USBD_TXDMA1_IRQ, \
  850. [IRQ_USBD_RXDMA2] = BCM_## __cpu ##_USBD_RXDMA2_IRQ, \
  851. [IRQ_USBD_TXDMA2] = BCM_## __cpu ##_USBD_TXDMA2_IRQ, \
  852. [IRQ_ENET0_RXDMA] = BCM_## __cpu ##_ENET0_RXDMA_IRQ, \
  853. [IRQ_ENET0_TXDMA] = BCM_## __cpu ##_ENET0_TXDMA_IRQ, \
  854. [IRQ_ENET1_RXDMA] = BCM_## __cpu ##_ENET1_RXDMA_IRQ, \
  855. [IRQ_ENET1_TXDMA] = BCM_## __cpu ##_ENET1_TXDMA_IRQ, \
  856. [IRQ_PCI] = BCM_## __cpu ##_PCI_IRQ, \
  857. [IRQ_PCMCIA] = BCM_## __cpu ##_PCMCIA_IRQ, \
  858. [IRQ_ATM] = BCM_## __cpu ##_ATM_IRQ, \
  859. [IRQ_ENETSW_RXDMA0] = BCM_## __cpu ##_ENETSW_RXDMA0_IRQ, \
  860. [IRQ_ENETSW_RXDMA1] = BCM_## __cpu ##_ENETSW_RXDMA1_IRQ, \
  861. [IRQ_ENETSW_RXDMA2] = BCM_## __cpu ##_ENETSW_RXDMA2_IRQ, \
  862. [IRQ_ENETSW_RXDMA3] = BCM_## __cpu ##_ENETSW_RXDMA3_IRQ, \
  863. [IRQ_ENETSW_TXDMA0] = BCM_## __cpu ##_ENETSW_TXDMA0_IRQ, \
  864. [IRQ_ENETSW_TXDMA1] = BCM_## __cpu ##_ENETSW_TXDMA1_IRQ, \
  865. [IRQ_ENETSW_TXDMA2] = BCM_## __cpu ##_ENETSW_TXDMA2_IRQ, \
  866. [IRQ_ENETSW_TXDMA3] = BCM_## __cpu ##_ENETSW_TXDMA3_IRQ, \
  867. [IRQ_XTM] = BCM_## __cpu ##_XTM_IRQ, \
  868. [IRQ_XTM_DMA0] = BCM_## __cpu ##_XTM_DMA0_IRQ, \
  869. static inline int bcm63xx_get_irq_number(enum bcm63xx_irq irq)
  870. {
  871. return bcm63xx_irqs[irq];
  872. }
  873. /*
  874. * return installed memory size
  875. */
  876. unsigned int bcm63xx_get_memory_size(void);
  877. void bcm63xx_machine_halt(void);
  878. void bcm63xx_machine_reboot(void);
  879. #endif /* !BCM63XX_CPU_H_ */