setup.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X specific setup
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  6. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  7. *
  8. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/bootmem.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/bootinfo.h>
  20. #include <asm/time.h> /* for mips_hpt_frequency */
  21. #include <asm/reboot.h> /* for _machine_{restart,halt} */
  22. #include <asm/mips_machine.h>
  23. #include <asm/mach-ath79/ath79.h>
  24. #include <asm/mach-ath79/ar71xx_regs.h>
  25. #include "common.h"
  26. #include "dev-common.h"
  27. #include "machtypes.h"
  28. #define ATH79_SYS_TYPE_LEN 64
  29. #define AR71XX_BASE_FREQ 40000000
  30. #define AR724X_BASE_FREQ 5000000
  31. #define AR913X_BASE_FREQ 5000000
  32. static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
  33. static void ath79_restart(char *command)
  34. {
  35. ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
  36. for (;;)
  37. if (cpu_wait)
  38. cpu_wait();
  39. }
  40. static void ath79_halt(void)
  41. {
  42. while (1)
  43. cpu_wait();
  44. }
  45. static void __init ath79_detect_mem_size(void)
  46. {
  47. unsigned long size;
  48. for (size = ATH79_MEM_SIZE_MIN; size < ATH79_MEM_SIZE_MAX;
  49. size <<= 1) {
  50. if (!memcmp(ath79_detect_mem_size,
  51. ath79_detect_mem_size + size, 1024))
  52. break;
  53. }
  54. add_memory_region(0, size, BOOT_MEM_RAM);
  55. }
  56. static void __init ath79_detect_sys_type(void)
  57. {
  58. char *chip = "????";
  59. u32 id;
  60. u32 major;
  61. u32 minor;
  62. u32 rev = 0;
  63. id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
  64. major = id & REV_ID_MAJOR_MASK;
  65. switch (major) {
  66. case REV_ID_MAJOR_AR71XX:
  67. minor = id & AR71XX_REV_ID_MINOR_MASK;
  68. rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
  69. rev &= AR71XX_REV_ID_REVISION_MASK;
  70. switch (minor) {
  71. case AR71XX_REV_ID_MINOR_AR7130:
  72. ath79_soc = ATH79_SOC_AR7130;
  73. chip = "7130";
  74. break;
  75. case AR71XX_REV_ID_MINOR_AR7141:
  76. ath79_soc = ATH79_SOC_AR7141;
  77. chip = "7141";
  78. break;
  79. case AR71XX_REV_ID_MINOR_AR7161:
  80. ath79_soc = ATH79_SOC_AR7161;
  81. chip = "7161";
  82. break;
  83. }
  84. break;
  85. case REV_ID_MAJOR_AR7240:
  86. ath79_soc = ATH79_SOC_AR7240;
  87. chip = "7240";
  88. rev = id & AR724X_REV_ID_REVISION_MASK;
  89. break;
  90. case REV_ID_MAJOR_AR7241:
  91. ath79_soc = ATH79_SOC_AR7241;
  92. chip = "7241";
  93. rev = id & AR724X_REV_ID_REVISION_MASK;
  94. break;
  95. case REV_ID_MAJOR_AR7242:
  96. ath79_soc = ATH79_SOC_AR7242;
  97. chip = "7242";
  98. rev = id & AR724X_REV_ID_REVISION_MASK;
  99. break;
  100. case REV_ID_MAJOR_AR913X:
  101. minor = id & AR913X_REV_ID_MINOR_MASK;
  102. rev = id >> AR913X_REV_ID_REVISION_SHIFT;
  103. rev &= AR913X_REV_ID_REVISION_MASK;
  104. switch (minor) {
  105. case AR913X_REV_ID_MINOR_AR9130:
  106. ath79_soc = ATH79_SOC_AR9130;
  107. chip = "9130";
  108. break;
  109. case AR913X_REV_ID_MINOR_AR9132:
  110. ath79_soc = ATH79_SOC_AR9132;
  111. chip = "9132";
  112. break;
  113. }
  114. break;
  115. case REV_ID_MAJOR_AR9330:
  116. ath79_soc = ATH79_SOC_AR9330;
  117. chip = "9330";
  118. rev = id & AR933X_REV_ID_REVISION_MASK;
  119. break;
  120. case REV_ID_MAJOR_AR9331:
  121. ath79_soc = ATH79_SOC_AR9331;
  122. chip = "9331";
  123. rev = id & AR933X_REV_ID_REVISION_MASK;
  124. break;
  125. case REV_ID_MAJOR_AR9341:
  126. ath79_soc = ATH79_SOC_AR9341;
  127. chip = "9341";
  128. rev = id & AR934X_REV_ID_REVISION_MASK;
  129. break;
  130. case REV_ID_MAJOR_AR9342:
  131. ath79_soc = ATH79_SOC_AR9342;
  132. chip = "9342";
  133. rev = id & AR934X_REV_ID_REVISION_MASK;
  134. break;
  135. case REV_ID_MAJOR_AR9344:
  136. ath79_soc = ATH79_SOC_AR9344;
  137. chip = "9344";
  138. rev = id & AR934X_REV_ID_REVISION_MASK;
  139. break;
  140. case REV_ID_MAJOR_QCA9556:
  141. ath79_soc = ATH79_SOC_QCA9556;
  142. chip = "9556";
  143. rev = id & QCA955X_REV_ID_REVISION_MASK;
  144. break;
  145. case REV_ID_MAJOR_QCA9558:
  146. ath79_soc = ATH79_SOC_QCA9558;
  147. chip = "9558";
  148. rev = id & QCA955X_REV_ID_REVISION_MASK;
  149. break;
  150. default:
  151. panic("ath79: unknown SoC, id:0x%08x", id);
  152. }
  153. ath79_soc_rev = rev;
  154. if (soc_is_qca955x())
  155. sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s rev %u",
  156. chip, rev);
  157. else
  158. sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
  159. pr_info("SoC: %s\n", ath79_sys_type);
  160. }
  161. const char *get_system_type(void)
  162. {
  163. return ath79_sys_type;
  164. }
  165. unsigned int __cpuinit get_c0_compare_int(void)
  166. {
  167. return CP0_LEGACY_COMPARE_IRQ;
  168. }
  169. void __init plat_mem_setup(void)
  170. {
  171. set_io_port_base(KSEG1);
  172. ath79_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
  173. AR71XX_RESET_SIZE);
  174. ath79_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
  175. AR71XX_PLL_SIZE);
  176. ath79_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
  177. AR71XX_DDR_CTRL_SIZE);
  178. ath79_detect_sys_type();
  179. ath79_detect_mem_size();
  180. ath79_clocks_init();
  181. _machine_restart = ath79_restart;
  182. _machine_halt = ath79_halt;
  183. pm_power_off = ath79_halt;
  184. }
  185. void __init plat_time_init(void)
  186. {
  187. struct clk *clk;
  188. clk = clk_get(NULL, "cpu");
  189. if (IS_ERR(clk))
  190. panic("unable to get CPU clock, err=%ld", PTR_ERR(clk));
  191. mips_hpt_frequency = clk_get_rate(clk) / 2;
  192. }
  193. static int __init ath79_setup(void)
  194. {
  195. ath79_gpio_init();
  196. ath79_register_uart();
  197. ath79_register_wdt();
  198. mips_machine_setup();
  199. return 0;
  200. }
  201. arch_initcall(ath79_setup);
  202. static void __init ath79_generic_init(void)
  203. {
  204. /* Nothing to do */
  205. }
  206. MIPS_MACHINE(ATH79_MACH_GENERIC,
  207. "Generic",
  208. "Generic AR71XX/AR724X/AR913X based board",
  209. ath79_generic_init);