clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X common routines
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <asm/div64.h>
  19. #include <asm/mach-ath79/ath79.h>
  20. #include <asm/mach-ath79/ar71xx_regs.h>
  21. #include "common.h"
  22. #define AR71XX_BASE_FREQ 40000000
  23. #define AR724X_BASE_FREQ 5000000
  24. #define AR913X_BASE_FREQ 5000000
  25. struct clk {
  26. unsigned long rate;
  27. };
  28. static struct clk ath79_ref_clk;
  29. static struct clk ath79_cpu_clk;
  30. static struct clk ath79_ddr_clk;
  31. static struct clk ath79_ahb_clk;
  32. static struct clk ath79_wdt_clk;
  33. static struct clk ath79_uart_clk;
  34. static void __init ar71xx_clocks_init(void)
  35. {
  36. u32 pll;
  37. u32 freq;
  38. u32 div;
  39. ath79_ref_clk.rate = AR71XX_BASE_FREQ;
  40. pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);
  41. div = ((pll >> AR71XX_PLL_DIV_SHIFT) & AR71XX_PLL_DIV_MASK) + 1;
  42. freq = div * ath79_ref_clk.rate;
  43. div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
  44. ath79_cpu_clk.rate = freq / div;
  45. div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
  46. ath79_ddr_clk.rate = freq / div;
  47. div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
  48. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  49. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  50. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  51. }
  52. static void __init ar724x_clocks_init(void)
  53. {
  54. u32 pll;
  55. u32 freq;
  56. u32 div;
  57. ath79_ref_clk.rate = AR724X_BASE_FREQ;
  58. pll = ath79_pll_rr(AR724X_PLL_REG_CPU_CONFIG);
  59. div = ((pll >> AR724X_PLL_DIV_SHIFT) & AR724X_PLL_DIV_MASK);
  60. freq = div * ath79_ref_clk.rate;
  61. div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK);
  62. freq *= div;
  63. ath79_cpu_clk.rate = freq;
  64. div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
  65. ath79_ddr_clk.rate = freq / div;
  66. div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
  67. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  68. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  69. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  70. }
  71. static void __init ar913x_clocks_init(void)
  72. {
  73. u32 pll;
  74. u32 freq;
  75. u32 div;
  76. ath79_ref_clk.rate = AR913X_BASE_FREQ;
  77. pll = ath79_pll_rr(AR913X_PLL_REG_CPU_CONFIG);
  78. div = ((pll >> AR913X_PLL_DIV_SHIFT) & AR913X_PLL_DIV_MASK);
  79. freq = div * ath79_ref_clk.rate;
  80. ath79_cpu_clk.rate = freq;
  81. div = ((pll >> AR913X_DDR_DIV_SHIFT) & AR913X_DDR_DIV_MASK) + 1;
  82. ath79_ddr_clk.rate = freq / div;
  83. div = (((pll >> AR913X_AHB_DIV_SHIFT) & AR913X_AHB_DIV_MASK) + 1) * 2;
  84. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  85. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  86. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  87. }
  88. static void __init ar933x_clocks_init(void)
  89. {
  90. u32 clock_ctrl;
  91. u32 cpu_config;
  92. u32 freq;
  93. u32 t;
  94. t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
  95. if (t & AR933X_BOOTSTRAP_REF_CLK_40)
  96. ath79_ref_clk.rate = (40 * 1000 * 1000);
  97. else
  98. ath79_ref_clk.rate = (25 * 1000 * 1000);
  99. clock_ctrl = ath79_pll_rr(AR933X_PLL_CLOCK_CTRL_REG);
  100. if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
  101. ath79_cpu_clk.rate = ath79_ref_clk.rate;
  102. ath79_ahb_clk.rate = ath79_ref_clk.rate;
  103. ath79_ddr_clk.rate = ath79_ref_clk.rate;
  104. } else {
  105. cpu_config = ath79_pll_rr(AR933X_PLL_CPU_CONFIG_REG);
  106. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  107. AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
  108. freq = ath79_ref_clk.rate / t;
  109. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
  110. AR933X_PLL_CPU_CONFIG_NINT_MASK;
  111. freq *= t;
  112. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  113. AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
  114. if (t == 0)
  115. t = 1;
  116. freq >>= t;
  117. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
  118. AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
  119. ath79_cpu_clk.rate = freq / t;
  120. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
  121. AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
  122. ath79_ddr_clk.rate = freq / t;
  123. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
  124. AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
  125. ath79_ahb_clk.rate = freq / t;
  126. }
  127. ath79_wdt_clk.rate = ath79_ref_clk.rate;
  128. ath79_uart_clk.rate = ath79_ref_clk.rate;
  129. }
  130. static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
  131. u32 frac, u32 out_div)
  132. {
  133. u64 t;
  134. u32 ret;
  135. t = ath79_ref_clk.rate;
  136. t *= nint;
  137. do_div(t, ref_div);
  138. ret = t;
  139. t = ath79_ref_clk.rate;
  140. t *= nfrac;
  141. do_div(t, ref_div * frac);
  142. ret += t;
  143. ret /= (1 << out_div);
  144. return ret;
  145. }
  146. static void __init ar934x_clocks_init(void)
  147. {
  148. u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
  149. u32 cpu_pll, ddr_pll;
  150. u32 bootstrap;
  151. void __iomem *dpll_base;
  152. dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
  153. bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
  154. if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
  155. ath79_ref_clk.rate = 40 * 1000 * 1000;
  156. else
  157. ath79_ref_clk.rate = 25 * 1000 * 1000;
  158. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
  159. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  160. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  161. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  162. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
  163. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  164. AR934X_SRIF_DPLL1_NINT_MASK;
  165. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  166. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  167. AR934X_SRIF_DPLL1_REFDIV_MASK;
  168. frac = 1 << 18;
  169. } else {
  170. pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG);
  171. out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  172. AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
  173. ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  174. AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
  175. nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
  176. AR934X_PLL_CPU_CONFIG_NINT_MASK;
  177. nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  178. AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
  179. frac = 1 << 6;
  180. }
  181. cpu_pll = ar934x_get_pll_freq(ath79_ref_clk.rate, ref_div, nint,
  182. nfrac, frac, out_div);
  183. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
  184. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  185. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  186. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  187. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
  188. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  189. AR934X_SRIF_DPLL1_NINT_MASK;
  190. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  191. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  192. AR934X_SRIF_DPLL1_REFDIV_MASK;
  193. frac = 1 << 18;
  194. } else {
  195. pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG);
  196. out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  197. AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
  198. ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  199. AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
  200. nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
  201. AR934X_PLL_DDR_CONFIG_NINT_MASK;
  202. nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  203. AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
  204. frac = 1 << 10;
  205. }
  206. ddr_pll = ar934x_get_pll_freq(ath79_ref_clk.rate, ref_div, nint,
  207. nfrac, frac, out_div);
  208. clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  209. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  210. AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
  211. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
  212. ath79_cpu_clk.rate = ath79_ref_clk.rate;
  213. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  214. ath79_cpu_clk.rate = cpu_pll / (postdiv + 1);
  215. else
  216. ath79_cpu_clk.rate = ddr_pll / (postdiv + 1);
  217. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  218. AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
  219. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
  220. ath79_ddr_clk.rate = ath79_ref_clk.rate;
  221. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  222. ath79_ddr_clk.rate = ddr_pll / (postdiv + 1);
  223. else
  224. ath79_ddr_clk.rate = cpu_pll / (postdiv + 1);
  225. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  226. AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
  227. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
  228. ath79_ahb_clk.rate = ath79_ref_clk.rate;
  229. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  230. ath79_ahb_clk.rate = ddr_pll / (postdiv + 1);
  231. else
  232. ath79_ahb_clk.rate = cpu_pll / (postdiv + 1);
  233. ath79_wdt_clk.rate = ath79_ref_clk.rate;
  234. ath79_uart_clk.rate = ath79_ref_clk.rate;
  235. iounmap(dpll_base);
  236. }
  237. static void __init qca955x_clocks_init(void)
  238. {
  239. u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
  240. u32 cpu_pll, ddr_pll;
  241. u32 bootstrap;
  242. bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
  243. if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
  244. ath79_ref_clk.rate = 40 * 1000 * 1000;
  245. else
  246. ath79_ref_clk.rate = 25 * 1000 * 1000;
  247. pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG);
  248. out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  249. QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
  250. ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  251. QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
  252. nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
  253. QCA955X_PLL_CPU_CONFIG_NINT_MASK;
  254. frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  255. QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
  256. cpu_pll = nint * ath79_ref_clk.rate / ref_div;
  257. cpu_pll += frac * ath79_ref_clk.rate / (ref_div * (1 << 6));
  258. cpu_pll /= (1 << out_div);
  259. pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG);
  260. out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  261. QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
  262. ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  263. QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
  264. nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
  265. QCA955X_PLL_DDR_CONFIG_NINT_MASK;
  266. frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  267. QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
  268. ddr_pll = nint * ath79_ref_clk.rate / ref_div;
  269. ddr_pll += frac * ath79_ref_clk.rate / (ref_div * (1 << 10));
  270. ddr_pll /= (1 << out_div);
  271. clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG);
  272. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  273. QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
  274. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
  275. ath79_cpu_clk.rate = ath79_ref_clk.rate;
  276. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  277. ath79_cpu_clk.rate = ddr_pll / (postdiv + 1);
  278. else
  279. ath79_cpu_clk.rate = cpu_pll / (postdiv + 1);
  280. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  281. QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
  282. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
  283. ath79_ddr_clk.rate = ath79_ref_clk.rate;
  284. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  285. ath79_ddr_clk.rate = cpu_pll / (postdiv + 1);
  286. else
  287. ath79_ddr_clk.rate = ddr_pll / (postdiv + 1);
  288. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  289. QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
  290. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
  291. ath79_ahb_clk.rate = ath79_ref_clk.rate;
  292. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  293. ath79_ahb_clk.rate = ddr_pll / (postdiv + 1);
  294. else
  295. ath79_ahb_clk.rate = cpu_pll / (postdiv + 1);
  296. ath79_wdt_clk.rate = ath79_ref_clk.rate;
  297. ath79_uart_clk.rate = ath79_ref_clk.rate;
  298. }
  299. void __init ath79_clocks_init(void)
  300. {
  301. if (soc_is_ar71xx())
  302. ar71xx_clocks_init();
  303. else if (soc_is_ar724x())
  304. ar724x_clocks_init();
  305. else if (soc_is_ar913x())
  306. ar913x_clocks_init();
  307. else if (soc_is_ar933x())
  308. ar933x_clocks_init();
  309. else if (soc_is_ar934x())
  310. ar934x_clocks_init();
  311. else if (soc_is_qca955x())
  312. qca955x_clocks_init();
  313. else
  314. BUG();
  315. pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, "
  316. "Ref:%lu.%03luMHz",
  317. ath79_cpu_clk.rate / 1000000,
  318. (ath79_cpu_clk.rate / 1000) % 1000,
  319. ath79_ddr_clk.rate / 1000000,
  320. (ath79_ddr_clk.rate / 1000) % 1000,
  321. ath79_ahb_clk.rate / 1000000,
  322. (ath79_ahb_clk.rate / 1000) % 1000,
  323. ath79_ref_clk.rate / 1000000,
  324. (ath79_ref_clk.rate / 1000) % 1000);
  325. }
  326. /*
  327. * Linux clock API
  328. */
  329. struct clk *clk_get(struct device *dev, const char *id)
  330. {
  331. if (!strcmp(id, "ref"))
  332. return &ath79_ref_clk;
  333. if (!strcmp(id, "cpu"))
  334. return &ath79_cpu_clk;
  335. if (!strcmp(id, "ddr"))
  336. return &ath79_ddr_clk;
  337. if (!strcmp(id, "ahb"))
  338. return &ath79_ahb_clk;
  339. if (!strcmp(id, "wdt"))
  340. return &ath79_wdt_clk;
  341. if (!strcmp(id, "uart"))
  342. return &ath79_uart_clk;
  343. return ERR_PTR(-ENOENT);
  344. }
  345. EXPORT_SYMBOL(clk_get);
  346. int clk_enable(struct clk *clk)
  347. {
  348. return 0;
  349. }
  350. EXPORT_SYMBOL(clk_enable);
  351. void clk_disable(struct clk *clk)
  352. {
  353. }
  354. EXPORT_SYMBOL(clk_disable);
  355. unsigned long clk_get_rate(struct clk *clk)
  356. {
  357. return clk->rate;
  358. }
  359. EXPORT_SYMBOL(clk_get_rate);
  360. void clk_put(struct clk *clk)
  361. {
  362. }
  363. EXPORT_SYMBOL(clk_put);