db1550.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Alchemy Db1550/Pb1550 board support
  3. *
  4. * (c) 2011 Manuel Lauss <manuel.lauss@googlemail.com>
  5. */
  6. #include <linux/dma-mapping.h>
  7. #include <linux/gpio.h>
  8. #include <linux/i2c.h>
  9. #include <linux/init.h>
  10. #include <linux/io.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mtd/mtd.h>
  13. #include <linux/mtd/nand.h>
  14. #include <linux/mtd/partitions.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pm.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/flash.h>
  19. #include <asm/bootinfo.h>
  20. #include <asm/mach-au1x00/au1000.h>
  21. #include <asm/mach-au1x00/au1xxx_eth.h>
  22. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  23. #include <asm/mach-au1x00/au1xxx_psc.h>
  24. #include <asm/mach-au1x00/au1550_spi.h>
  25. #include <asm/mach-au1x00/au1550nd.h>
  26. #include <asm/mach-db1x00/bcsr.h>
  27. #include <prom.h>
  28. #include "platform.h"
  29. static void __init db1550_hw_setup(void)
  30. {
  31. void __iomem *base;
  32. /* complete SPI setup: link psc0_intclk to a 48MHz source,
  33. * and assign GPIO16 to PSC0_SYNC1 (SPI cs# line) as well as PSC1_SYNC
  34. * for AC97 on PB1550.
  35. */
  36. base = (void __iomem *)SYS_CLKSRC;
  37. __raw_writel(__raw_readl(base) | 0x000001e0, base);
  38. base = (void __iomem *)SYS_PINFUNC;
  39. __raw_writel(__raw_readl(base) | 1 | SYS_PF_PSC1_S1, base);
  40. wmb();
  41. /* reset the AC97 codec now, the reset time in the psc-ac97 driver
  42. * is apparently too short although it's ridiculous as it is.
  43. */
  44. base = (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR);
  45. __raw_writel(PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE,
  46. base + PSC_SEL_OFFSET);
  47. __raw_writel(PSC_CTRL_DISABLE, base + PSC_CTRL_OFFSET);
  48. wmb();
  49. __raw_writel(PSC_AC97RST_RST, base + PSC_AC97RST_OFFSET);
  50. wmb();
  51. }
  52. int __init db1550_board_setup(void)
  53. {
  54. unsigned short whoami;
  55. bcsr_init(DB1550_BCSR_PHYS_ADDR,
  56. DB1550_BCSR_PHYS_ADDR + DB1550_BCSR_HEXLED_OFS);
  57. whoami = bcsr_read(BCSR_WHOAMI); /* PB1550 hexled offset differs */
  58. if ((BCSR_WHOAMI_BOARD(whoami) == BCSR_WHOAMI_PB1550_SDR) ||
  59. (BCSR_WHOAMI_BOARD(whoami) == BCSR_WHOAMI_PB1550_DDR))
  60. bcsr_init(PB1550_BCSR_PHYS_ADDR,
  61. PB1550_BCSR_PHYS_ADDR + PB1550_BCSR_HEXLED_OFS);
  62. pr_info("Alchemy/AMD %s Board, CPLD Rev %d Board-ID %d " \
  63. "Daughtercard ID %d\n", get_system_type(),
  64. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  65. db1550_hw_setup();
  66. return 0;
  67. }
  68. /*****************************************************************************/
  69. static struct mtd_partition db1550_spiflash_parts[] = {
  70. {
  71. .name = "spi_flash",
  72. .offset = 0,
  73. .size = MTDPART_SIZ_FULL,
  74. },
  75. };
  76. static struct flash_platform_data db1550_spiflash_data = {
  77. .name = "s25fl010",
  78. .parts = db1550_spiflash_parts,
  79. .nr_parts = ARRAY_SIZE(db1550_spiflash_parts),
  80. .type = "m25p10",
  81. };
  82. static struct spi_board_info db1550_spi_devs[] __initdata = {
  83. {
  84. /* TI TMP121AIDBVR temp sensor */
  85. .modalias = "tmp121",
  86. .max_speed_hz = 2400000,
  87. .bus_num = 0,
  88. .chip_select = 0,
  89. .mode = SPI_MODE_0,
  90. },
  91. {
  92. /* Spansion S25FL001D0FMA SPI flash */
  93. .modalias = "m25p80",
  94. .max_speed_hz = 2400000,
  95. .bus_num = 0,
  96. .chip_select = 1,
  97. .mode = SPI_MODE_0,
  98. .platform_data = &db1550_spiflash_data,
  99. },
  100. };
  101. static struct i2c_board_info db1550_i2c_devs[] __initdata = {
  102. { I2C_BOARD_INFO("24c04", 0x52),}, /* AT24C04-10 I2C eeprom */
  103. { I2C_BOARD_INFO("ne1619", 0x2d),}, /* adm1025-compat hwmon */
  104. { I2C_BOARD_INFO("wm8731", 0x1b),}, /* I2S audio codec WM8731 */
  105. };
  106. /**********************************************************************/
  107. static void au1550_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  108. unsigned int ctrl)
  109. {
  110. struct nand_chip *this = mtd->priv;
  111. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  112. ioaddr &= 0xffffff00;
  113. if (ctrl & NAND_CLE) {
  114. ioaddr += MEM_STNAND_CMD;
  115. } else if (ctrl & NAND_ALE) {
  116. ioaddr += MEM_STNAND_ADDR;
  117. } else {
  118. /* assume we want to r/w real data by default */
  119. ioaddr += MEM_STNAND_DATA;
  120. }
  121. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  122. if (cmd != NAND_CMD_NONE) {
  123. __raw_writeb(cmd, this->IO_ADDR_W);
  124. wmb();
  125. }
  126. }
  127. static int au1550_nand_device_ready(struct mtd_info *mtd)
  128. {
  129. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  130. }
  131. static struct mtd_partition db1550_nand_parts[] = {
  132. {
  133. .name = "NAND FS 0",
  134. .offset = 0,
  135. .size = 8 * 1024 * 1024,
  136. },
  137. {
  138. .name = "NAND FS 1",
  139. .offset = MTDPART_OFS_APPEND,
  140. .size = MTDPART_SIZ_FULL
  141. },
  142. };
  143. struct platform_nand_data db1550_nand_platdata = {
  144. .chip = {
  145. .nr_chips = 1,
  146. .chip_offset = 0,
  147. .nr_partitions = ARRAY_SIZE(db1550_nand_parts),
  148. .partitions = db1550_nand_parts,
  149. .chip_delay = 20,
  150. },
  151. .ctrl = {
  152. .dev_ready = au1550_nand_device_ready,
  153. .cmd_ctrl = au1550_nand_cmd_ctrl,
  154. },
  155. };
  156. static struct resource db1550_nand_res[] = {
  157. [0] = {
  158. .start = 0x20000000,
  159. .end = 0x200000ff,
  160. .flags = IORESOURCE_MEM,
  161. },
  162. };
  163. static struct platform_device db1550_nand_dev = {
  164. .name = "gen_nand",
  165. .num_resources = ARRAY_SIZE(db1550_nand_res),
  166. .resource = db1550_nand_res,
  167. .id = -1,
  168. .dev = {
  169. .platform_data = &db1550_nand_platdata,
  170. }
  171. };
  172. static struct au1550nd_platdata pb1550_nand_pd = {
  173. .parts = db1550_nand_parts,
  174. .num_parts = ARRAY_SIZE(db1550_nand_parts),
  175. .devwidth = 0, /* x8 NAND default, needs fixing up */
  176. };
  177. static struct platform_device pb1550_nand_dev = {
  178. .name = "au1550-nand",
  179. .id = -1,
  180. .resource = db1550_nand_res,
  181. .num_resources = ARRAY_SIZE(db1550_nand_res),
  182. .dev = {
  183. .platform_data = &pb1550_nand_pd,
  184. },
  185. };
  186. static void __init pb1550_nand_setup(void)
  187. {
  188. int boot_swapboot = (au_readl(MEM_STSTAT) & (0x7 << 1)) |
  189. ((bcsr_read(BCSR_STATUS) >> 6) & 0x1);
  190. gpio_direction_input(206); /* de-assert NAND CS# */
  191. switch (boot_swapboot) {
  192. case 0: case 2: case 8: case 0xC: case 0xD:
  193. /* x16 NAND Flash */
  194. pb1550_nand_pd.devwidth = 1;
  195. /* fallthrough */
  196. case 1: case 3: case 9: case 0xE: case 0xF:
  197. /* x8 NAND, already set up */
  198. platform_device_register(&pb1550_nand_dev);
  199. }
  200. }
  201. /**********************************************************************/
  202. static struct resource au1550_psc0_res[] = {
  203. [0] = {
  204. .start = AU1550_PSC0_PHYS_ADDR,
  205. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. [1] = {
  209. .start = AU1550_PSC0_INT,
  210. .end = AU1550_PSC0_INT,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. [2] = {
  214. .start = AU1550_DSCR_CMD0_PSC0_TX,
  215. .end = AU1550_DSCR_CMD0_PSC0_TX,
  216. .flags = IORESOURCE_DMA,
  217. },
  218. [3] = {
  219. .start = AU1550_DSCR_CMD0_PSC0_RX,
  220. .end = AU1550_DSCR_CMD0_PSC0_RX,
  221. .flags = IORESOURCE_DMA,
  222. },
  223. };
  224. static void db1550_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  225. {
  226. if (cs)
  227. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SPISEL);
  228. else
  229. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SPISEL, 0);
  230. }
  231. static struct au1550_spi_info db1550_spi_platdata = {
  232. .mainclk_hz = 48000000, /* PSC0 clock: max. 2.4MHz SPI clk */
  233. .num_chipselect = 2,
  234. .activate_cs = db1550_spi_cs_en,
  235. };
  236. static u64 spi_dmamask = DMA_BIT_MASK(32);
  237. static struct platform_device db1550_spi_dev = {
  238. .dev = {
  239. .dma_mask = &spi_dmamask,
  240. .coherent_dma_mask = DMA_BIT_MASK(32),
  241. .platform_data = &db1550_spi_platdata,
  242. },
  243. .name = "au1550-spi",
  244. .id = 0, /* bus number */
  245. .num_resources = ARRAY_SIZE(au1550_psc0_res),
  246. .resource = au1550_psc0_res,
  247. };
  248. /**********************************************************************/
  249. static struct resource au1550_psc1_res[] = {
  250. [0] = {
  251. .start = AU1550_PSC1_PHYS_ADDR,
  252. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  253. .flags = IORESOURCE_MEM,
  254. },
  255. [1] = {
  256. .start = AU1550_PSC1_INT,
  257. .end = AU1550_PSC1_INT,
  258. .flags = IORESOURCE_IRQ,
  259. },
  260. [2] = {
  261. .start = AU1550_DSCR_CMD0_PSC1_TX,
  262. .end = AU1550_DSCR_CMD0_PSC1_TX,
  263. .flags = IORESOURCE_DMA,
  264. },
  265. [3] = {
  266. .start = AU1550_DSCR_CMD0_PSC1_RX,
  267. .end = AU1550_DSCR_CMD0_PSC1_RX,
  268. .flags = IORESOURCE_DMA,
  269. },
  270. };
  271. static struct platform_device db1550_ac97_dev = {
  272. .name = "au1xpsc_ac97",
  273. .id = 1, /* PSC ID */
  274. .num_resources = ARRAY_SIZE(au1550_psc1_res),
  275. .resource = au1550_psc1_res,
  276. };
  277. static struct resource au1550_psc2_res[] = {
  278. [0] = {
  279. .start = AU1550_PSC2_PHYS_ADDR,
  280. .end = AU1550_PSC2_PHYS_ADDR + 0xfff,
  281. .flags = IORESOURCE_MEM,
  282. },
  283. [1] = {
  284. .start = AU1550_PSC2_INT,
  285. .end = AU1550_PSC2_INT,
  286. .flags = IORESOURCE_IRQ,
  287. },
  288. [2] = {
  289. .start = AU1550_DSCR_CMD0_PSC2_TX,
  290. .end = AU1550_DSCR_CMD0_PSC2_TX,
  291. .flags = IORESOURCE_DMA,
  292. },
  293. [3] = {
  294. .start = AU1550_DSCR_CMD0_PSC2_RX,
  295. .end = AU1550_DSCR_CMD0_PSC2_RX,
  296. .flags = IORESOURCE_DMA,
  297. },
  298. };
  299. static struct platform_device db1550_i2c_dev = {
  300. .name = "au1xpsc_smbus",
  301. .id = 0, /* bus number */
  302. .num_resources = ARRAY_SIZE(au1550_psc2_res),
  303. .resource = au1550_psc2_res,
  304. };
  305. /**********************************************************************/
  306. static struct resource au1550_psc3_res[] = {
  307. [0] = {
  308. .start = AU1550_PSC3_PHYS_ADDR,
  309. .end = AU1550_PSC3_PHYS_ADDR + 0xfff,
  310. .flags = IORESOURCE_MEM,
  311. },
  312. [1] = {
  313. .start = AU1550_PSC3_INT,
  314. .end = AU1550_PSC3_INT,
  315. .flags = IORESOURCE_IRQ,
  316. },
  317. [2] = {
  318. .start = AU1550_DSCR_CMD0_PSC3_TX,
  319. .end = AU1550_DSCR_CMD0_PSC3_TX,
  320. .flags = IORESOURCE_DMA,
  321. },
  322. [3] = {
  323. .start = AU1550_DSCR_CMD0_PSC3_RX,
  324. .end = AU1550_DSCR_CMD0_PSC3_RX,
  325. .flags = IORESOURCE_DMA,
  326. },
  327. };
  328. static struct platform_device db1550_i2s_dev = {
  329. .name = "au1xpsc_i2s",
  330. .id = 3, /* PSC ID */
  331. .num_resources = ARRAY_SIZE(au1550_psc3_res),
  332. .resource = au1550_psc3_res,
  333. };
  334. /**********************************************************************/
  335. static struct platform_device db1550_stac_dev = {
  336. .name = "ac97-codec",
  337. .id = 1, /* on PSC1 */
  338. };
  339. static struct platform_device db1550_ac97dma_dev = {
  340. .name = "au1xpsc-pcm",
  341. .id = 1, /* on PSC3 */
  342. };
  343. static struct platform_device db1550_i2sdma_dev = {
  344. .name = "au1xpsc-pcm",
  345. .id = 3, /* on PSC3 */
  346. };
  347. static struct platform_device db1550_sndac97_dev = {
  348. .name = "db1550-ac97",
  349. };
  350. static struct platform_device db1550_sndi2s_dev = {
  351. .name = "db1550-i2s",
  352. };
  353. /**********************************************************************/
  354. static int db1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  355. {
  356. if ((slot < 11) || (slot > 13) || pin == 0)
  357. return -1;
  358. if (slot == 11)
  359. return (pin == 1) ? AU1550_PCI_INTC : 0xff;
  360. if (slot == 12) {
  361. switch (pin) {
  362. case 1: return AU1550_PCI_INTB;
  363. case 2: return AU1550_PCI_INTC;
  364. case 3: return AU1550_PCI_INTD;
  365. case 4: return AU1550_PCI_INTA;
  366. }
  367. }
  368. if (slot == 13) {
  369. switch (pin) {
  370. case 1: return AU1550_PCI_INTA;
  371. case 2: return AU1550_PCI_INTB;
  372. case 3: return AU1550_PCI_INTC;
  373. case 4: return AU1550_PCI_INTD;
  374. }
  375. }
  376. return -1;
  377. }
  378. static int pb1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  379. {
  380. if ((slot < 12) || (slot > 13) || pin == 0)
  381. return -1;
  382. if (slot == 12) {
  383. switch (pin) {
  384. case 1: return AU1500_PCI_INTB;
  385. case 2: return AU1500_PCI_INTC;
  386. case 3: return AU1500_PCI_INTD;
  387. case 4: return AU1500_PCI_INTA;
  388. }
  389. }
  390. if (slot == 13) {
  391. switch (pin) {
  392. case 1: return AU1500_PCI_INTA;
  393. case 2: return AU1500_PCI_INTB;
  394. case 3: return AU1500_PCI_INTC;
  395. case 4: return AU1500_PCI_INTD;
  396. }
  397. }
  398. return -1;
  399. }
  400. static struct resource alchemy_pci_host_res[] = {
  401. [0] = {
  402. .start = AU1500_PCI_PHYS_ADDR,
  403. .end = AU1500_PCI_PHYS_ADDR + 0xfff,
  404. .flags = IORESOURCE_MEM,
  405. },
  406. };
  407. static struct alchemy_pci_platdata db1550_pci_pd = {
  408. .board_map_irq = db1550_map_pci_irq,
  409. };
  410. static struct platform_device db1550_pci_host_dev = {
  411. .dev.platform_data = &db1550_pci_pd,
  412. .name = "alchemy-pci",
  413. .id = 0,
  414. .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
  415. .resource = alchemy_pci_host_res,
  416. };
  417. /**********************************************************************/
  418. static struct platform_device *db1550_devs[] __initdata = {
  419. &db1550_i2c_dev,
  420. &db1550_ac97_dev,
  421. &db1550_spi_dev,
  422. &db1550_i2s_dev,
  423. &db1550_stac_dev,
  424. &db1550_ac97dma_dev,
  425. &db1550_i2sdma_dev,
  426. &db1550_sndac97_dev,
  427. &db1550_sndi2s_dev,
  428. };
  429. /* must be arch_initcall; MIPS PCI scans busses in a subsys_initcall */
  430. int __init db1550_pci_setup(int id)
  431. {
  432. if (id)
  433. db1550_pci_pd.board_map_irq = pb1550_map_pci_irq;
  434. return platform_device_register(&db1550_pci_host_dev);
  435. }
  436. static void __init db1550_devices(void)
  437. {
  438. alchemy_gpio_direction_output(203, 0); /* red led on */
  439. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_EDGE_BOTH); /* CD0# */
  440. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_EDGE_BOTH); /* CD1# */
  441. irq_set_irq_type(AU1550_GPIO3_INT, IRQ_TYPE_LEVEL_LOW); /* CARD0# */
  442. irq_set_irq_type(AU1550_GPIO5_INT, IRQ_TYPE_LEVEL_LOW); /* CARD1# */
  443. irq_set_irq_type(AU1550_GPIO21_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG0# */
  444. irq_set_irq_type(AU1550_GPIO22_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG1# */
  445. db1x_register_pcmcia_socket(
  446. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  447. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  448. AU1000_PCMCIA_MEM_PHYS_ADDR,
  449. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  450. AU1000_PCMCIA_IO_PHYS_ADDR,
  451. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  452. AU1550_GPIO3_INT, AU1550_GPIO0_INT,
  453. /*AU1550_GPIO21_INT*/0, 0, 0);
  454. db1x_register_pcmcia_socket(
  455. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  456. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  457. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  458. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  459. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  460. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  461. AU1550_GPIO5_INT, AU1550_GPIO1_INT,
  462. /*AU1550_GPIO22_INT*/0, 0, 1);
  463. platform_device_register(&db1550_nand_dev);
  464. alchemy_gpio_direction_output(202, 0); /* green led on */
  465. }
  466. static void __init pb1550_devices(void)
  467. {
  468. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_LEVEL_LOW);
  469. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_LEVEL_LOW);
  470. irq_set_irq_type(AU1550_GPIO201_205_INT, IRQ_TYPE_LEVEL_HIGH);
  471. /* enable both PCMCIA card irqs in the shared line */
  472. alchemy_gpio2_enable_int(201); /* socket 0 card irq */
  473. alchemy_gpio2_enable_int(202); /* socket 1 card irq */
  474. /* Pb1550, like all others, also has statuschange irqs; however they're
  475. * wired up on one of the Au1550's shared GPIO201_205 line, which also
  476. * services the PCMCIA card interrupts. So we ignore statuschange and
  477. * use the GPIO201_205 exclusively for card interrupts, since a) pcmcia
  478. * drivers are used to shared irqs and b) statuschange isn't really use-
  479. * ful anyway.
  480. */
  481. db1x_register_pcmcia_socket(
  482. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  483. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  484. AU1000_PCMCIA_MEM_PHYS_ADDR,
  485. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  486. AU1000_PCMCIA_IO_PHYS_ADDR,
  487. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  488. AU1550_GPIO201_205_INT, AU1550_GPIO0_INT, 0, 0, 0);
  489. db1x_register_pcmcia_socket(
  490. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008000000,
  491. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008400000 - 1,
  492. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008000000,
  493. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008400000 - 1,
  494. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008000000,
  495. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008010000 - 1,
  496. AU1550_GPIO201_205_INT, AU1550_GPIO1_INT, 0, 0, 1);
  497. pb1550_nand_setup();
  498. }
  499. int __init db1550_dev_setup(void)
  500. {
  501. int swapped, id;
  502. id = (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) != BCSR_WHOAMI_DB1550);
  503. i2c_register_board_info(0, db1550_i2c_devs,
  504. ARRAY_SIZE(db1550_i2c_devs));
  505. spi_register_board_info(db1550_spi_devs,
  506. ARRAY_SIZE(db1550_i2c_devs));
  507. /* Audio PSC clock is supplied by codecs (PSC1, 3) FIXME: platdata!! */
  508. __raw_writel(PSC_SEL_CLK_SERCLK,
  509. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  510. wmb();
  511. __raw_writel(PSC_SEL_CLK_SERCLK,
  512. (void __iomem *)KSEG1ADDR(AU1550_PSC3_PHYS_ADDR) + PSC_SEL_OFFSET);
  513. wmb();
  514. /* SPI/I2C use internally supplied 50MHz source */
  515. __raw_writel(PSC_SEL_CLK_INTCLK,
  516. (void __iomem *)KSEG1ADDR(AU1550_PSC0_PHYS_ADDR) + PSC_SEL_OFFSET);
  517. wmb();
  518. __raw_writel(PSC_SEL_CLK_INTCLK,
  519. (void __iomem *)KSEG1ADDR(AU1550_PSC2_PHYS_ADDR) + PSC_SEL_OFFSET);
  520. wmb();
  521. id ? pb1550_devices() : db1550_devices();
  522. swapped = bcsr_read(BCSR_STATUS) &
  523. (id ? BCSR_STATUS_PB1550_SWAPBOOT : BCSR_STATUS_DB1000_SWAPBOOT);
  524. db1x_register_norflash(128 << 20, 4, swapped);
  525. return platform_add_devices(db1550_devs, ARRAY_SIZE(db1550_devs));
  526. }