db1000.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * DBAu1000/1500/1100 PBAu1100/1500 board support
  3. *
  4. * Copyright 2000, 2008 MontaVista Software Inc.
  5. * Author: MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/dma-mapping.h>
  22. #include <linux/gpio.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/leds.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/module.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/pm.h>
  30. #include <linux/spi/spi.h>
  31. #include <linux/spi/spi_gpio.h>
  32. #include <linux/spi/ads7846.h>
  33. #include <asm/mach-au1x00/au1000.h>
  34. #include <asm/mach-au1x00/au1000_dma.h>
  35. #include <asm/mach-au1x00/au1100_mmc.h>
  36. #include <asm/mach-db1x00/bcsr.h>
  37. #include <asm/reboot.h>
  38. #include <prom.h>
  39. #include "platform.h"
  40. #define F_SWAPPED (bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1000_SWAPBOOT)
  41. struct pci_dev;
  42. static const char *board_type_str(void)
  43. {
  44. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  45. case BCSR_WHOAMI_DB1000:
  46. return "DB1000";
  47. case BCSR_WHOAMI_DB1500:
  48. return "DB1500";
  49. case BCSR_WHOAMI_DB1100:
  50. return "DB1100";
  51. case BCSR_WHOAMI_PB1500:
  52. case BCSR_WHOAMI_PB1500R2:
  53. return "PB1500";
  54. case BCSR_WHOAMI_PB1100:
  55. return "PB1100";
  56. default:
  57. return "(unknown)";
  58. }
  59. }
  60. const char *get_system_type(void)
  61. {
  62. return board_type_str();
  63. }
  64. void __init board_setup(void)
  65. {
  66. /* initialize board register space */
  67. bcsr_init(DB1000_BCSR_PHYS_ADDR,
  68. DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
  69. printk(KERN_INFO "AMD Alchemy %s Board\n", board_type_str());
  70. }
  71. static int db1500_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  72. {
  73. if ((slot < 12) || (slot > 13) || pin == 0)
  74. return -1;
  75. if (slot == 12)
  76. return (pin == 1) ? AU1500_PCI_INTA : 0xff;
  77. if (slot == 13) {
  78. switch (pin) {
  79. case 1: return AU1500_PCI_INTA;
  80. case 2: return AU1500_PCI_INTB;
  81. case 3: return AU1500_PCI_INTC;
  82. case 4: return AU1500_PCI_INTD;
  83. }
  84. }
  85. return -1;
  86. }
  87. static struct resource alchemy_pci_host_res[] = {
  88. [0] = {
  89. .start = AU1500_PCI_PHYS_ADDR,
  90. .end = AU1500_PCI_PHYS_ADDR + 0xfff,
  91. .flags = IORESOURCE_MEM,
  92. },
  93. };
  94. static struct alchemy_pci_platdata db1500_pci_pd = {
  95. .board_map_irq = db1500_map_pci_irq,
  96. };
  97. static struct platform_device db1500_pci_host_dev = {
  98. .dev.platform_data = &db1500_pci_pd,
  99. .name = "alchemy-pci",
  100. .id = 0,
  101. .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
  102. .resource = alchemy_pci_host_res,
  103. };
  104. static int __init db1500_pci_init(void)
  105. {
  106. int id = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  107. if ((id == BCSR_WHOAMI_DB1500) || (id == BCSR_WHOAMI_PB1500) ||
  108. (id == BCSR_WHOAMI_PB1500R2))
  109. return platform_device_register(&db1500_pci_host_dev);
  110. return 0;
  111. }
  112. /* must be arch_initcall; MIPS PCI scans busses in a subsys_initcall */
  113. arch_initcall(db1500_pci_init);
  114. static struct resource au1100_lcd_resources[] = {
  115. [0] = {
  116. .start = AU1100_LCD_PHYS_ADDR,
  117. .end = AU1100_LCD_PHYS_ADDR + 0x800 - 1,
  118. .flags = IORESOURCE_MEM,
  119. },
  120. [1] = {
  121. .start = AU1100_LCD_INT,
  122. .end = AU1100_LCD_INT,
  123. .flags = IORESOURCE_IRQ,
  124. }
  125. };
  126. static u64 au1100_lcd_dmamask = DMA_BIT_MASK(32);
  127. static struct platform_device au1100_lcd_device = {
  128. .name = "au1100-lcd",
  129. .id = 0,
  130. .dev = {
  131. .dma_mask = &au1100_lcd_dmamask,
  132. .coherent_dma_mask = DMA_BIT_MASK(32),
  133. },
  134. .num_resources = ARRAY_SIZE(au1100_lcd_resources),
  135. .resource = au1100_lcd_resources,
  136. };
  137. static struct resource alchemy_ac97c_res[] = {
  138. [0] = {
  139. .start = AU1000_AC97_PHYS_ADDR,
  140. .end = AU1000_AC97_PHYS_ADDR + 0xfff,
  141. .flags = IORESOURCE_MEM,
  142. },
  143. [1] = {
  144. .start = DMA_ID_AC97C_TX,
  145. .end = DMA_ID_AC97C_TX,
  146. .flags = IORESOURCE_DMA,
  147. },
  148. [2] = {
  149. .start = DMA_ID_AC97C_RX,
  150. .end = DMA_ID_AC97C_RX,
  151. .flags = IORESOURCE_DMA,
  152. },
  153. };
  154. static struct platform_device alchemy_ac97c_dev = {
  155. .name = "alchemy-ac97c",
  156. .id = -1,
  157. .resource = alchemy_ac97c_res,
  158. .num_resources = ARRAY_SIZE(alchemy_ac97c_res),
  159. };
  160. static struct platform_device alchemy_ac97c_dma_dev = {
  161. .name = "alchemy-pcm-dma",
  162. .id = 0,
  163. };
  164. static struct platform_device db1x00_codec_dev = {
  165. .name = "ac97-codec",
  166. .id = -1,
  167. };
  168. static struct platform_device db1x00_audio_dev = {
  169. .name = "db1000-audio",
  170. };
  171. /******************************************************************************/
  172. static irqreturn_t db1100_mmc_cd(int irq, void *ptr)
  173. {
  174. void (*mmc_cd)(struct mmc_host *, unsigned long);
  175. /* link against CONFIG_MMC=m */
  176. mmc_cd = symbol_get(mmc_detect_change);
  177. mmc_cd(ptr, msecs_to_jiffies(500));
  178. symbol_put(mmc_detect_change);
  179. return IRQ_HANDLED;
  180. }
  181. static int db1100_mmc_cd_setup(void *mmc_host, int en)
  182. {
  183. int ret = 0, irq;
  184. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  185. irq = AU1100_GPIO19_INT;
  186. else
  187. irq = AU1100_GPIO14_INT; /* PB1100 SD0 CD# */
  188. if (en) {
  189. irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
  190. ret = request_irq(irq, db1100_mmc_cd, 0,
  191. "sd0_cd", mmc_host);
  192. } else
  193. free_irq(irq, mmc_host);
  194. return ret;
  195. }
  196. static int db1100_mmc1_cd_setup(void *mmc_host, int en)
  197. {
  198. int ret = 0, irq;
  199. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  200. irq = AU1100_GPIO20_INT;
  201. else
  202. irq = AU1100_GPIO15_INT; /* PB1100 SD1 CD# */
  203. if (en) {
  204. irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
  205. ret = request_irq(irq, db1100_mmc_cd, 0,
  206. "sd1_cd", mmc_host);
  207. } else
  208. free_irq(irq, mmc_host);
  209. return ret;
  210. }
  211. static int db1100_mmc_card_readonly(void *mmc_host)
  212. {
  213. /* testing suggests that this bit is inverted */
  214. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 0 : 1;
  215. }
  216. static int db1100_mmc_card_inserted(void *mmc_host)
  217. {
  218. return !alchemy_gpio_get_value(19);
  219. }
  220. static void db1100_mmc_set_power(void *mmc_host, int state)
  221. {
  222. int bit;
  223. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  224. bit = BCSR_BOARD_SD0PWR;
  225. else
  226. bit = BCSR_BOARD_PB1100_SD0PWR;
  227. if (state) {
  228. bcsr_mod(BCSR_BOARD, 0, bit);
  229. msleep(400); /* stabilization time */
  230. } else
  231. bcsr_mod(BCSR_BOARD, bit, 0);
  232. }
  233. static void db1100_mmcled_set(struct led_classdev *led, enum led_brightness b)
  234. {
  235. if (b != LED_OFF)
  236. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  237. else
  238. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  239. }
  240. static struct led_classdev db1100_mmc_led = {
  241. .brightness_set = db1100_mmcled_set,
  242. };
  243. static int db1100_mmc1_card_readonly(void *mmc_host)
  244. {
  245. return (bcsr_read(BCSR_BOARD) & BCSR_BOARD_SD1WP) ? 1 : 0;
  246. }
  247. static int db1100_mmc1_card_inserted(void *mmc_host)
  248. {
  249. return !alchemy_gpio_get_value(20);
  250. }
  251. static void db1100_mmc1_set_power(void *mmc_host, int state)
  252. {
  253. int bit;
  254. if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
  255. bit = BCSR_BOARD_SD1PWR;
  256. else
  257. bit = BCSR_BOARD_PB1100_SD1PWR;
  258. if (state) {
  259. bcsr_mod(BCSR_BOARD, 0, bit);
  260. msleep(400); /* stabilization time */
  261. } else
  262. bcsr_mod(BCSR_BOARD, bit, 0);
  263. }
  264. static void db1100_mmc1led_set(struct led_classdev *led, enum led_brightness b)
  265. {
  266. if (b != LED_OFF)
  267. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  268. else
  269. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  270. }
  271. static struct led_classdev db1100_mmc1_led = {
  272. .brightness_set = db1100_mmc1led_set,
  273. };
  274. static struct au1xmmc_platform_data db1100_mmc_platdata[2] = {
  275. [0] = {
  276. .cd_setup = db1100_mmc_cd_setup,
  277. .set_power = db1100_mmc_set_power,
  278. .card_inserted = db1100_mmc_card_inserted,
  279. .card_readonly = db1100_mmc_card_readonly,
  280. .led = &db1100_mmc_led,
  281. },
  282. [1] = {
  283. .cd_setup = db1100_mmc1_cd_setup,
  284. .set_power = db1100_mmc1_set_power,
  285. .card_inserted = db1100_mmc1_card_inserted,
  286. .card_readonly = db1100_mmc1_card_readonly,
  287. .led = &db1100_mmc1_led,
  288. },
  289. };
  290. static struct resource au1100_mmc0_resources[] = {
  291. [0] = {
  292. .start = AU1100_SD0_PHYS_ADDR,
  293. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  294. .flags = IORESOURCE_MEM,
  295. },
  296. [1] = {
  297. .start = AU1100_SD_INT,
  298. .end = AU1100_SD_INT,
  299. .flags = IORESOURCE_IRQ,
  300. },
  301. [2] = {
  302. .start = DMA_ID_SD0_TX,
  303. .end = DMA_ID_SD0_TX,
  304. .flags = IORESOURCE_DMA,
  305. },
  306. [3] = {
  307. .start = DMA_ID_SD0_RX,
  308. .end = DMA_ID_SD0_RX,
  309. .flags = IORESOURCE_DMA,
  310. }
  311. };
  312. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  313. static struct platform_device db1100_mmc0_dev = {
  314. .name = "au1xxx-mmc",
  315. .id = 0,
  316. .dev = {
  317. .dma_mask = &au1xxx_mmc_dmamask,
  318. .coherent_dma_mask = DMA_BIT_MASK(32),
  319. .platform_data = &db1100_mmc_platdata[0],
  320. },
  321. .num_resources = ARRAY_SIZE(au1100_mmc0_resources),
  322. .resource = au1100_mmc0_resources,
  323. };
  324. static struct resource au1100_mmc1_res[] = {
  325. [0] = {
  326. .start = AU1100_SD1_PHYS_ADDR,
  327. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  328. .flags = IORESOURCE_MEM,
  329. },
  330. [1] = {
  331. .start = AU1100_SD_INT,
  332. .end = AU1100_SD_INT,
  333. .flags = IORESOURCE_IRQ,
  334. },
  335. [2] = {
  336. .start = DMA_ID_SD1_TX,
  337. .end = DMA_ID_SD1_TX,
  338. .flags = IORESOURCE_DMA,
  339. },
  340. [3] = {
  341. .start = DMA_ID_SD1_RX,
  342. .end = DMA_ID_SD1_RX,
  343. .flags = IORESOURCE_DMA,
  344. }
  345. };
  346. static struct platform_device db1100_mmc1_dev = {
  347. .name = "au1xxx-mmc",
  348. .id = 1,
  349. .dev = {
  350. .dma_mask = &au1xxx_mmc_dmamask,
  351. .coherent_dma_mask = DMA_BIT_MASK(32),
  352. .platform_data = &db1100_mmc_platdata[1],
  353. },
  354. .num_resources = ARRAY_SIZE(au1100_mmc1_res),
  355. .resource = au1100_mmc1_res,
  356. };
  357. /******************************************************************************/
  358. static void db1000_irda_set_phy_mode(int mode)
  359. {
  360. unsigned short mask = BCSR_RESETS_IRDA_MODE_MASK | BCSR_RESETS_FIR_SEL;
  361. switch (mode) {
  362. case AU1000_IRDA_PHY_MODE_OFF:
  363. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_OFF);
  364. break;
  365. case AU1000_IRDA_PHY_MODE_SIR:
  366. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_FULL);
  367. break;
  368. case AU1000_IRDA_PHY_MODE_FIR:
  369. bcsr_mod(BCSR_RESETS, mask, BCSR_RESETS_IRDA_MODE_FULL |
  370. BCSR_RESETS_FIR_SEL);
  371. break;
  372. }
  373. }
  374. static struct au1k_irda_platform_data db1000_irda_platdata = {
  375. .set_phy_mode = db1000_irda_set_phy_mode,
  376. };
  377. static struct resource au1000_irda_res[] = {
  378. [0] = {
  379. .start = AU1000_IRDA_PHYS_ADDR,
  380. .end = AU1000_IRDA_PHYS_ADDR + 0x0fff,
  381. .flags = IORESOURCE_MEM,
  382. },
  383. [1] = {
  384. .start = AU1000_IRDA_TX_INT,
  385. .end = AU1000_IRDA_TX_INT,
  386. .flags = IORESOURCE_IRQ,
  387. },
  388. [2] = {
  389. .start = AU1000_IRDA_RX_INT,
  390. .end = AU1000_IRDA_RX_INT,
  391. .flags = IORESOURCE_IRQ,
  392. },
  393. };
  394. static struct platform_device db1000_irda_dev = {
  395. .name = "au1000-irda",
  396. .id = -1,
  397. .dev = {
  398. .platform_data = &db1000_irda_platdata,
  399. },
  400. .resource = au1000_irda_res,
  401. .num_resources = ARRAY_SIZE(au1000_irda_res),
  402. };
  403. /******************************************************************************/
  404. static struct ads7846_platform_data db1100_touch_pd = {
  405. .model = 7846,
  406. .vref_mv = 3300,
  407. .gpio_pendown = 21,
  408. };
  409. static struct spi_gpio_platform_data db1100_spictl_pd = {
  410. .sck = 209,
  411. .mosi = 208,
  412. .miso = 207,
  413. .num_chipselect = 1,
  414. };
  415. static struct spi_board_info db1100_spi_info[] __initdata = {
  416. [0] = {
  417. .modalias = "ads7846",
  418. .max_speed_hz = 3250000,
  419. .bus_num = 0,
  420. .chip_select = 0,
  421. .mode = 0,
  422. .irq = AU1100_GPIO21_INT,
  423. .platform_data = &db1100_touch_pd,
  424. .controller_data = (void *)210, /* for spi_gpio: CS# GPIO210 */
  425. },
  426. };
  427. static struct platform_device db1100_spi_dev = {
  428. .name = "spi_gpio",
  429. .id = 0,
  430. .dev = {
  431. .platform_data = &db1100_spictl_pd,
  432. },
  433. };
  434. static struct platform_device *db1x00_devs[] = {
  435. &db1x00_codec_dev,
  436. &alchemy_ac97c_dma_dev,
  437. &alchemy_ac97c_dev,
  438. &db1x00_audio_dev,
  439. };
  440. static struct platform_device *db1000_devs[] = {
  441. &db1000_irda_dev,
  442. };
  443. static struct platform_device *db1100_devs[] = {
  444. &au1100_lcd_device,
  445. &db1100_mmc0_dev,
  446. &db1100_mmc1_dev,
  447. &db1000_irda_dev,
  448. };
  449. static int __init db1000_dev_init(void)
  450. {
  451. int board = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  452. int c0, c1, d0, d1, s0, s1, flashsize = 32, twosocks = 1;
  453. unsigned long pfc;
  454. if (board == BCSR_WHOAMI_DB1500) {
  455. c0 = AU1500_GPIO2_INT;
  456. c1 = AU1500_GPIO5_INT;
  457. d0 = AU1500_GPIO0_INT;
  458. d1 = AU1500_GPIO3_INT;
  459. s0 = AU1500_GPIO1_INT;
  460. s1 = AU1500_GPIO4_INT;
  461. } else if (board == BCSR_WHOAMI_DB1100) {
  462. c0 = AU1100_GPIO2_INT;
  463. c1 = AU1100_GPIO5_INT;
  464. d0 = AU1100_GPIO0_INT;
  465. d1 = AU1100_GPIO3_INT;
  466. s0 = AU1100_GPIO1_INT;
  467. s1 = AU1100_GPIO4_INT;
  468. gpio_direction_input(19); /* sd0 cd# */
  469. gpio_direction_input(20); /* sd1 cd# */
  470. gpio_direction_input(21); /* touch pendown# */
  471. gpio_direction_input(207); /* SPI MISO */
  472. gpio_direction_output(208, 0); /* SPI MOSI */
  473. gpio_direction_output(209, 1); /* SPI SCK */
  474. gpio_direction_output(210, 1); /* SPI CS# */
  475. /* spi_gpio on SSI0 pins */
  476. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  477. pfc |= (1 << 0); /* SSI0 pins as GPIOs */
  478. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  479. wmb();
  480. spi_register_board_info(db1100_spi_info,
  481. ARRAY_SIZE(db1100_spi_info));
  482. platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
  483. platform_device_register(&db1100_spi_dev);
  484. } else if (board == BCSR_WHOAMI_DB1000) {
  485. c0 = AU1000_GPIO2_INT;
  486. c1 = AU1000_GPIO5_INT;
  487. d0 = AU1000_GPIO0_INT;
  488. d1 = AU1000_GPIO3_INT;
  489. s0 = AU1000_GPIO1_INT;
  490. s1 = AU1000_GPIO4_INT;
  491. platform_add_devices(db1000_devs, ARRAY_SIZE(db1000_devs));
  492. } else if ((board == BCSR_WHOAMI_PB1500) ||
  493. (board == BCSR_WHOAMI_PB1500R2)) {
  494. c0 = AU1500_GPIO203_INT;
  495. d0 = AU1500_GPIO201_INT;
  496. s0 = AU1500_GPIO202_INT;
  497. twosocks = 0;
  498. flashsize = 64;
  499. /* RTC and daughtercard irqs */
  500. irq_set_irq_type(AU1500_GPIO204_INT, IRQ_TYPE_LEVEL_LOW);
  501. irq_set_irq_type(AU1500_GPIO205_INT, IRQ_TYPE_LEVEL_LOW);
  502. /* EPSON S1D13806 0x1b000000
  503. * SRAM 1MB/2MB 0x1a000000
  504. * DS1693 RTC 0x0c000000
  505. */
  506. } else if (board == BCSR_WHOAMI_PB1100) {
  507. c0 = AU1100_GPIO11_INT;
  508. d0 = AU1100_GPIO9_INT;
  509. s0 = AU1100_GPIO10_INT;
  510. twosocks = 0;
  511. flashsize = 64;
  512. /* pendown, rtc, daughtercard irqs */
  513. irq_set_irq_type(AU1100_GPIO8_INT, IRQ_TYPE_LEVEL_LOW);
  514. irq_set_irq_type(AU1100_GPIO12_INT, IRQ_TYPE_LEVEL_LOW);
  515. irq_set_irq_type(AU1100_GPIO13_INT, IRQ_TYPE_LEVEL_LOW);
  516. /* EPSON S1D13806 0x1b000000
  517. * SRAM 1MB/2MB 0x1a000000
  518. * DiskOnChip 0x0d000000
  519. * DS1693 RTC 0x0c000000
  520. */
  521. platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
  522. } else
  523. return 0; /* unknown board, no further dev setup to do */
  524. irq_set_irq_type(d0, IRQ_TYPE_EDGE_BOTH);
  525. irq_set_irq_type(c0, IRQ_TYPE_LEVEL_LOW);
  526. irq_set_irq_type(s0, IRQ_TYPE_LEVEL_LOW);
  527. db1x_register_pcmcia_socket(
  528. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  529. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  530. AU1000_PCMCIA_MEM_PHYS_ADDR,
  531. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  532. AU1000_PCMCIA_IO_PHYS_ADDR,
  533. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  534. c0, d0, /*s0*/0, 0, 0);
  535. if (twosocks) {
  536. irq_set_irq_type(d1, IRQ_TYPE_EDGE_BOTH);
  537. irq_set_irq_type(c1, IRQ_TYPE_LEVEL_LOW);
  538. irq_set_irq_type(s1, IRQ_TYPE_LEVEL_LOW);
  539. db1x_register_pcmcia_socket(
  540. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  541. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  542. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  543. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  544. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  545. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  546. c1, d1, /*s1*/0, 0, 1);
  547. }
  548. platform_add_devices(db1x00_devs, ARRAY_SIZE(db1x00_devs));
  549. db1x_register_norflash(flashsize << 20, 4 /* 32bit */, F_SWAPPED);
  550. return 0;
  551. }
  552. device_initcall(db1000_dev_init);