m527x.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /***************************************************************************/
  2. /*
  3. * linux/arch/m68knommu/platform/527x/config.c
  4. *
  5. * Sub-architcture dependent initialization code for the Freescale
  6. * 5270/5271 CPUs.
  7. *
  8. * Copyright (C) 1999-2004, Greg Ungerer (gerg@snapgear.com)
  9. * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
  10. */
  11. /***************************************************************************/
  12. #include <linux/kernel.h>
  13. #include <linux/param.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <asm/machdep.h>
  17. #include <asm/coldfire.h>
  18. #include <asm/mcfsim.h>
  19. #include <asm/mcfuart.h>
  20. #include <asm/mcfclk.h>
  21. /***************************************************************************/
  22. DEFINE_CLK(pll, "pll.0", MCF_CLK);
  23. DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
  24. DEFINE_CLK(mcfpit0, "mcfpit.0", MCF_CLK);
  25. DEFINE_CLK(mcfpit1, "mcfpit.1", MCF_CLK);
  26. DEFINE_CLK(mcfpit2, "mcfpit.2", MCF_CLK);
  27. DEFINE_CLK(mcfpit3, "mcfpit.3", MCF_CLK);
  28. DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
  29. DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
  30. DEFINE_CLK(mcfuart2, "mcfuart.2", MCF_BUSCLK);
  31. DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
  32. DEFINE_CLK(fec1, "fec.1", MCF_BUSCLK);
  33. struct clk *mcf_clks[] = {
  34. &clk_pll,
  35. &clk_sys,
  36. &clk_mcfpit0,
  37. &clk_mcfpit1,
  38. &clk_mcfpit2,
  39. &clk_mcfpit3,
  40. &clk_mcfuart0,
  41. &clk_mcfuart1,
  42. &clk_mcfuart2,
  43. &clk_fec0,
  44. &clk_fec1,
  45. NULL
  46. };
  47. /***************************************************************************/
  48. #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
  49. static void __init m527x_qspi_init(void)
  50. {
  51. #if defined(CONFIG_M5271)
  52. u16 par;
  53. /* setup QSPS pins for QSPI with gpio CS control */
  54. writeb(0x1f, MCFGPIO_PAR_QSPI);
  55. /* and CS2 & CS3 as gpio */
  56. par = readw(MCFGPIO_PAR_TIMER);
  57. par &= 0x3f3f;
  58. writew(par, MCFGPIO_PAR_TIMER);
  59. #elif defined(CONFIG_M5275)
  60. /* setup QSPS pins for QSPI with gpio CS control */
  61. writew(0x003e, MCFGPIO_PAR_QSPI);
  62. #endif
  63. }
  64. #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
  65. /***************************************************************************/
  66. static void __init m527x_uarts_init(void)
  67. {
  68. u16 sepmask;
  69. /*
  70. * External Pin Mask Setting & Enable External Pin for Interface
  71. */
  72. sepmask = readw(MCFGPIO_PAR_UART);
  73. sepmask |= UART0_ENABLE_MASK | UART1_ENABLE_MASK | UART2_ENABLE_MASK;
  74. writew(sepmask, MCFGPIO_PAR_UART);
  75. }
  76. /***************************************************************************/
  77. static void __init m527x_fec_init(void)
  78. {
  79. u16 par;
  80. u8 v;
  81. /* Set multi-function pins to ethernet mode for fec0 */
  82. #if defined(CONFIG_M5271)
  83. v = readb(MCFGPIO_PAR_FECI2C);
  84. writeb(v | 0xf0, MCFGPIO_PAR_FECI2C);
  85. #else
  86. par = readw(MCFGPIO_PAR_FECI2C);
  87. writew(par | 0xf00, MCFGPIO_PAR_FECI2C);
  88. v = readb(MCFGPIO_PAR_FEC0HL);
  89. writeb(v | 0xc0, MCFGPIO_PAR_FEC0HL);
  90. /* Set multi-function pins to ethernet mode for fec1 */
  91. par = readw(MCFGPIO_PAR_FECI2C);
  92. writew(par | 0xa0, MCFGPIO_PAR_FECI2C);
  93. v = readb(MCFGPIO_PAR_FEC1HL);
  94. writeb(v | 0xc0, MCFGPIO_PAR_FEC1HL);
  95. #endif
  96. }
  97. /***************************************************************************/
  98. void __init config_BSP(char *commandp, int size)
  99. {
  100. mach_sched_init = hw_timer_init;
  101. m527x_uarts_init();
  102. m527x_fec_init();
  103. #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
  104. m527x_qspi_init();
  105. #endif
  106. }
  107. /***************************************************************************/