platsmp.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * linux/arch/arm/plat-versatile/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <linux/irqchip/arm-gic.h>
  18. #include <asm/cacheflush.h>
  19. #include <asm/smp_plat.h>
  20. /*
  21. * Write pen_release in a way that is guaranteed to be visible to all
  22. * observers, irrespective of whether they're taking part in coherency
  23. * or not. This is necessary for the hotplug code to work reliably.
  24. */
  25. static void __cpuinit write_pen_release(int val)
  26. {
  27. pen_release = val;
  28. smp_wmb();
  29. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  30. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  31. }
  32. static DEFINE_SPINLOCK(boot_lock);
  33. void __cpuinit versatile_secondary_init(unsigned int cpu)
  34. {
  35. /*
  36. * if any interrupts are already enabled for the primary
  37. * core (e.g. timer irq), then they will not have been enabled
  38. * for us: do so
  39. */
  40. gic_secondary_init(0);
  41. /*
  42. * let the primary processor know we're out of the
  43. * pen, then head off into the C entry point
  44. */
  45. write_pen_release(-1);
  46. /*
  47. * Synchronise with the boot thread.
  48. */
  49. spin_lock(&boot_lock);
  50. spin_unlock(&boot_lock);
  51. }
  52. int __cpuinit versatile_boot_secondary(unsigned int cpu, struct task_struct *idle)
  53. {
  54. unsigned long timeout;
  55. /*
  56. * Set synchronisation state between this boot processor
  57. * and the secondary one
  58. */
  59. spin_lock(&boot_lock);
  60. /*
  61. * This is really belt and braces; we hold unintended secondary
  62. * CPUs in the holding pen until we're ready for them. However,
  63. * since we haven't sent them a soft interrupt, they shouldn't
  64. * be there.
  65. */
  66. write_pen_release(cpu_logical_map(cpu));
  67. /*
  68. * Send the secondary CPU a soft interrupt, thereby causing
  69. * the boot monitor to read the system wide flags register,
  70. * and branch to the address found there.
  71. */
  72. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  73. timeout = jiffies + (1 * HZ);
  74. while (time_before(jiffies, timeout)) {
  75. smp_rmb();
  76. if (pen_release == -1)
  77. break;
  78. udelay(10);
  79. }
  80. /*
  81. * now the secondary core is starting up let it run its
  82. * calibrations, then wait for it to finish
  83. */
  84. spin_unlock(&boot_lock);
  85. return pen_release != -1 ? -ENOSYS : 0;
  86. }