cache-l2x0.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
  3. *
  4. * Copyright (C) 2007 ARM Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/err.h>
  20. #include <linux/init.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <asm/cacheflush.h>
  26. #include <asm/hardware/cache-l2x0.h>
  27. #include "cache-aurora-l2.h"
  28. #define CACHE_LINE_SIZE 32
  29. static void __iomem *l2x0_base;
  30. static DEFINE_RAW_SPINLOCK(l2x0_lock);
  31. static u32 l2x0_way_mask; /* Bitmask of active ways */
  32. static u32 l2x0_size;
  33. static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
  34. /* Aurora don't have the cache ID register available, so we have to
  35. * pass it though the device tree */
  36. static u32 cache_id_part_number_from_dt;
  37. struct l2x0_regs l2x0_saved_regs;
  38. struct l2x0_of_data {
  39. void (*setup)(const struct device_node *, u32 *, u32 *);
  40. void (*save)(void);
  41. struct outer_cache_fns outer_cache;
  42. };
  43. static bool of_init = false;
  44. static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
  45. {
  46. /* wait for cache operation by line or way to complete */
  47. while (readl_relaxed(reg) & mask)
  48. cpu_relax();
  49. }
  50. #ifdef CONFIG_CACHE_PL310
  51. static inline void cache_wait(void __iomem *reg, unsigned long mask)
  52. {
  53. /* cache operations by line are atomic on PL310 */
  54. }
  55. #else
  56. #define cache_wait cache_wait_way
  57. #endif
  58. static inline void cache_sync(void)
  59. {
  60. void __iomem *base = l2x0_base;
  61. writel_relaxed(0, base + sync_reg_offset);
  62. cache_wait(base + L2X0_CACHE_SYNC, 1);
  63. }
  64. static inline void l2x0_clean_line(unsigned long addr)
  65. {
  66. void __iomem *base = l2x0_base;
  67. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  68. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  69. }
  70. static inline void l2x0_inv_line(unsigned long addr)
  71. {
  72. void __iomem *base = l2x0_base;
  73. cache_wait(base + L2X0_INV_LINE_PA, 1);
  74. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  75. }
  76. #if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
  77. static inline void debug_writel(unsigned long val)
  78. {
  79. if (outer_cache.set_debug)
  80. outer_cache.set_debug(val);
  81. }
  82. static void pl310_set_debug(unsigned long val)
  83. {
  84. writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
  85. }
  86. #else
  87. /* Optimised out for non-errata case */
  88. static inline void debug_writel(unsigned long val)
  89. {
  90. }
  91. #define pl310_set_debug NULL
  92. #endif
  93. #ifdef CONFIG_PL310_ERRATA_588369
  94. static inline void l2x0_flush_line(unsigned long addr)
  95. {
  96. void __iomem *base = l2x0_base;
  97. /* Clean by PA followed by Invalidate by PA */
  98. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  99. writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
  100. cache_wait(base + L2X0_INV_LINE_PA, 1);
  101. writel_relaxed(addr, base + L2X0_INV_LINE_PA);
  102. }
  103. #else
  104. static inline void l2x0_flush_line(unsigned long addr)
  105. {
  106. void __iomem *base = l2x0_base;
  107. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  108. writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
  109. }
  110. #endif
  111. static void l2x0_cache_sync(void)
  112. {
  113. unsigned long flags;
  114. raw_spin_lock_irqsave(&l2x0_lock, flags);
  115. cache_sync();
  116. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  117. }
  118. static void __l2x0_flush_all(void)
  119. {
  120. debug_writel(0x03);
  121. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
  122. cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
  123. cache_sync();
  124. debug_writel(0x00);
  125. }
  126. static void l2x0_flush_all(void)
  127. {
  128. unsigned long flags;
  129. /* clean all ways */
  130. raw_spin_lock_irqsave(&l2x0_lock, flags);
  131. __l2x0_flush_all();
  132. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  133. }
  134. static void l2x0_clean_all(void)
  135. {
  136. unsigned long flags;
  137. /* clean all ways */
  138. raw_spin_lock_irqsave(&l2x0_lock, flags);
  139. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
  140. cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
  141. cache_sync();
  142. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  143. }
  144. static void l2x0_inv_all(void)
  145. {
  146. unsigned long flags;
  147. /* invalidate all ways */
  148. raw_spin_lock_irqsave(&l2x0_lock, flags);
  149. /* Invalidating when L2 is enabled is a nono */
  150. BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);
  151. writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
  152. cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
  153. cache_sync();
  154. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  155. }
  156. static void l2x0_inv_range(unsigned long start, unsigned long end)
  157. {
  158. void __iomem *base = l2x0_base;
  159. unsigned long flags;
  160. raw_spin_lock_irqsave(&l2x0_lock, flags);
  161. if (start & (CACHE_LINE_SIZE - 1)) {
  162. start &= ~(CACHE_LINE_SIZE - 1);
  163. debug_writel(0x03);
  164. l2x0_flush_line(start);
  165. debug_writel(0x00);
  166. start += CACHE_LINE_SIZE;
  167. }
  168. if (end & (CACHE_LINE_SIZE - 1)) {
  169. end &= ~(CACHE_LINE_SIZE - 1);
  170. debug_writel(0x03);
  171. l2x0_flush_line(end);
  172. debug_writel(0x00);
  173. }
  174. while (start < end) {
  175. unsigned long blk_end = start + min(end - start, 4096UL);
  176. while (start < blk_end) {
  177. l2x0_inv_line(start);
  178. start += CACHE_LINE_SIZE;
  179. }
  180. if (blk_end < end) {
  181. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  182. raw_spin_lock_irqsave(&l2x0_lock, flags);
  183. }
  184. }
  185. cache_wait(base + L2X0_INV_LINE_PA, 1);
  186. cache_sync();
  187. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  188. }
  189. static void l2x0_clean_range(unsigned long start, unsigned long end)
  190. {
  191. void __iomem *base = l2x0_base;
  192. unsigned long flags;
  193. if ((end - start) >= l2x0_size) {
  194. l2x0_clean_all();
  195. return;
  196. }
  197. raw_spin_lock_irqsave(&l2x0_lock, flags);
  198. start &= ~(CACHE_LINE_SIZE - 1);
  199. while (start < end) {
  200. unsigned long blk_end = start + min(end - start, 4096UL);
  201. while (start < blk_end) {
  202. l2x0_clean_line(start);
  203. start += CACHE_LINE_SIZE;
  204. }
  205. if (blk_end < end) {
  206. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  207. raw_spin_lock_irqsave(&l2x0_lock, flags);
  208. }
  209. }
  210. cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
  211. cache_sync();
  212. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  213. }
  214. static void l2x0_flush_range(unsigned long start, unsigned long end)
  215. {
  216. void __iomem *base = l2x0_base;
  217. unsigned long flags;
  218. if ((end - start) >= l2x0_size) {
  219. l2x0_flush_all();
  220. return;
  221. }
  222. raw_spin_lock_irqsave(&l2x0_lock, flags);
  223. start &= ~(CACHE_LINE_SIZE - 1);
  224. while (start < end) {
  225. unsigned long blk_end = start + min(end - start, 4096UL);
  226. debug_writel(0x03);
  227. while (start < blk_end) {
  228. l2x0_flush_line(start);
  229. start += CACHE_LINE_SIZE;
  230. }
  231. debug_writel(0x00);
  232. if (blk_end < end) {
  233. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  234. raw_spin_lock_irqsave(&l2x0_lock, flags);
  235. }
  236. }
  237. cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
  238. cache_sync();
  239. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  240. }
  241. static void l2x0_disable(void)
  242. {
  243. unsigned long flags;
  244. raw_spin_lock_irqsave(&l2x0_lock, flags);
  245. __l2x0_flush_all();
  246. writel_relaxed(0, l2x0_base + L2X0_CTRL);
  247. dsb();
  248. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  249. }
  250. static void l2x0_unlock(u32 cache_id)
  251. {
  252. int lockregs;
  253. int i;
  254. switch (cache_id) {
  255. case L2X0_CACHE_ID_PART_L310:
  256. lockregs = 8;
  257. break;
  258. case AURORA_CACHE_ID:
  259. lockregs = 4;
  260. break;
  261. default:
  262. /* L210 and unknown types */
  263. lockregs = 1;
  264. break;
  265. }
  266. for (i = 0; i < lockregs; i++) {
  267. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  268. i * L2X0_LOCKDOWN_STRIDE);
  269. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  270. i * L2X0_LOCKDOWN_STRIDE);
  271. }
  272. }
  273. void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
  274. {
  275. u32 aux;
  276. u32 cache_id;
  277. u32 way_size = 0;
  278. int ways;
  279. int way_size_shift = L2X0_WAY_SIZE_SHIFT;
  280. const char *type;
  281. l2x0_base = base;
  282. if (cache_id_part_number_from_dt)
  283. cache_id = cache_id_part_number_from_dt;
  284. else
  285. cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID)
  286. & L2X0_CACHE_ID_PART_MASK;
  287. aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
  288. aux &= aux_mask;
  289. aux |= aux_val;
  290. /* Determine the number of ways */
  291. switch (cache_id) {
  292. case L2X0_CACHE_ID_PART_L310:
  293. if (aux & (1 << 16))
  294. ways = 16;
  295. else
  296. ways = 8;
  297. type = "L310";
  298. #ifdef CONFIG_PL310_ERRATA_753970
  299. /* Unmapped register. */
  300. sync_reg_offset = L2X0_DUMMY_REG;
  301. #endif
  302. if ((cache_id & L2X0_CACHE_ID_RTL_MASK) <= L2X0_CACHE_ID_RTL_R3P0)
  303. outer_cache.set_debug = pl310_set_debug;
  304. break;
  305. case L2X0_CACHE_ID_PART_L210:
  306. ways = (aux >> 13) & 0xf;
  307. type = "L210";
  308. break;
  309. case AURORA_CACHE_ID:
  310. sync_reg_offset = AURORA_SYNC_REG;
  311. ways = (aux >> 13) & 0xf;
  312. ways = 2 << ((ways + 1) >> 2);
  313. way_size_shift = AURORA_WAY_SIZE_SHIFT;
  314. type = "Aurora";
  315. break;
  316. default:
  317. /* Assume unknown chips have 8 ways */
  318. ways = 8;
  319. type = "L2x0 series";
  320. break;
  321. }
  322. l2x0_way_mask = (1 << ways) - 1;
  323. /*
  324. * L2 cache Size = Way size * Number of ways
  325. */
  326. way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
  327. way_size = 1 << (way_size + way_size_shift);
  328. l2x0_size = ways * way_size * SZ_1K;
  329. /*
  330. * Check if l2x0 controller is already enabled.
  331. * If you are booting from non-secure mode
  332. * accessing the below registers will fault.
  333. */
  334. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  335. /* Make sure that I&D is not locked down when starting */
  336. l2x0_unlock(cache_id);
  337. /* l2x0 controller is disabled */
  338. writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
  339. l2x0_inv_all();
  340. /* enable L2X0 */
  341. writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
  342. }
  343. /* Re-read it in case some bits are reserved. */
  344. aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
  345. /* Save the value for resuming. */
  346. l2x0_saved_regs.aux_ctrl = aux;
  347. if (!of_init) {
  348. outer_cache.inv_range = l2x0_inv_range;
  349. outer_cache.clean_range = l2x0_clean_range;
  350. outer_cache.flush_range = l2x0_flush_range;
  351. outer_cache.sync = l2x0_cache_sync;
  352. outer_cache.flush_all = l2x0_flush_all;
  353. outer_cache.inv_all = l2x0_inv_all;
  354. outer_cache.disable = l2x0_disable;
  355. }
  356. printk(KERN_INFO "%s cache controller enabled\n", type);
  357. printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
  358. ways, cache_id, aux, l2x0_size);
  359. }
  360. #ifdef CONFIG_OF
  361. static int l2_wt_override;
  362. /*
  363. * Note that the end addresses passed to Linux primitives are
  364. * noninclusive, while the hardware cache range operations use
  365. * inclusive start and end addresses.
  366. */
  367. static unsigned long calc_range_end(unsigned long start, unsigned long end)
  368. {
  369. /*
  370. * Limit the number of cache lines processed at once,
  371. * since cache range operations stall the CPU pipeline
  372. * until completion.
  373. */
  374. if (end > start + MAX_RANGE_SIZE)
  375. end = start + MAX_RANGE_SIZE;
  376. /*
  377. * Cache range operations can't straddle a page boundary.
  378. */
  379. if (end > PAGE_ALIGN(start+1))
  380. end = PAGE_ALIGN(start+1);
  381. return end;
  382. }
  383. /*
  384. * Make sure 'start' and 'end' reference the same page, as L2 is PIPT
  385. * and range operations only do a TLB lookup on the start address.
  386. */
  387. static void aurora_pa_range(unsigned long start, unsigned long end,
  388. unsigned long offset)
  389. {
  390. unsigned long flags;
  391. raw_spin_lock_irqsave(&l2x0_lock, flags);
  392. writel_relaxed(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
  393. writel_relaxed(end, l2x0_base + offset);
  394. raw_spin_unlock_irqrestore(&l2x0_lock, flags);
  395. cache_sync();
  396. }
  397. static void aurora_inv_range(unsigned long start, unsigned long end)
  398. {
  399. /*
  400. * round start and end adresses up to cache line size
  401. */
  402. start &= ~(CACHE_LINE_SIZE - 1);
  403. end = ALIGN(end, CACHE_LINE_SIZE);
  404. /*
  405. * Invalidate all full cache lines between 'start' and 'end'.
  406. */
  407. while (start < end) {
  408. unsigned long range_end = calc_range_end(start, end);
  409. aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
  410. AURORA_INVAL_RANGE_REG);
  411. start = range_end;
  412. }
  413. }
  414. static void aurora_clean_range(unsigned long start, unsigned long end)
  415. {
  416. /*
  417. * If L2 is forced to WT, the L2 will always be clean and we
  418. * don't need to do anything here.
  419. */
  420. if (!l2_wt_override) {
  421. start &= ~(CACHE_LINE_SIZE - 1);
  422. end = ALIGN(end, CACHE_LINE_SIZE);
  423. while (start != end) {
  424. unsigned long range_end = calc_range_end(start, end);
  425. aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
  426. AURORA_CLEAN_RANGE_REG);
  427. start = range_end;
  428. }
  429. }
  430. }
  431. static void aurora_flush_range(unsigned long start, unsigned long end)
  432. {
  433. start &= ~(CACHE_LINE_SIZE - 1);
  434. end = ALIGN(end, CACHE_LINE_SIZE);
  435. while (start != end) {
  436. unsigned long range_end = calc_range_end(start, end);
  437. /*
  438. * If L2 is forced to WT, the L2 will always be clean and we
  439. * just need to invalidate.
  440. */
  441. if (l2_wt_override)
  442. aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
  443. AURORA_INVAL_RANGE_REG);
  444. else
  445. aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
  446. AURORA_FLUSH_RANGE_REG);
  447. start = range_end;
  448. }
  449. }
  450. static void __init l2x0_of_setup(const struct device_node *np,
  451. u32 *aux_val, u32 *aux_mask)
  452. {
  453. u32 data[2] = { 0, 0 };
  454. u32 tag = 0;
  455. u32 dirty = 0;
  456. u32 val = 0, mask = 0;
  457. of_property_read_u32(np, "arm,tag-latency", &tag);
  458. if (tag) {
  459. mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
  460. val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
  461. }
  462. of_property_read_u32_array(np, "arm,data-latency",
  463. data, ARRAY_SIZE(data));
  464. if (data[0] && data[1]) {
  465. mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
  466. L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
  467. val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
  468. ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
  469. }
  470. of_property_read_u32(np, "arm,dirty-latency", &dirty);
  471. if (dirty) {
  472. mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
  473. val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
  474. }
  475. *aux_val &= ~mask;
  476. *aux_val |= val;
  477. *aux_mask &= ~mask;
  478. }
  479. static void __init pl310_of_setup(const struct device_node *np,
  480. u32 *aux_val, u32 *aux_mask)
  481. {
  482. u32 data[3] = { 0, 0, 0 };
  483. u32 tag[3] = { 0, 0, 0 };
  484. u32 filter[2] = { 0, 0 };
  485. of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
  486. if (tag[0] && tag[1] && tag[2])
  487. writel_relaxed(
  488. ((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  489. ((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  490. ((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  491. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  492. of_property_read_u32_array(np, "arm,data-latency",
  493. data, ARRAY_SIZE(data));
  494. if (data[0] && data[1] && data[2])
  495. writel_relaxed(
  496. ((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
  497. ((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
  498. ((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
  499. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  500. of_property_read_u32_array(np, "arm,filter-ranges",
  501. filter, ARRAY_SIZE(filter));
  502. if (filter[1]) {
  503. writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
  504. l2x0_base + L2X0_ADDR_FILTER_END);
  505. writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
  506. l2x0_base + L2X0_ADDR_FILTER_START);
  507. }
  508. }
  509. static void __init pl310_save(void)
  510. {
  511. u32 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  512. L2X0_CACHE_ID_RTL_MASK;
  513. l2x0_saved_regs.tag_latency = readl_relaxed(l2x0_base +
  514. L2X0_TAG_LATENCY_CTRL);
  515. l2x0_saved_regs.data_latency = readl_relaxed(l2x0_base +
  516. L2X0_DATA_LATENCY_CTRL);
  517. l2x0_saved_regs.filter_end = readl_relaxed(l2x0_base +
  518. L2X0_ADDR_FILTER_END);
  519. l2x0_saved_regs.filter_start = readl_relaxed(l2x0_base +
  520. L2X0_ADDR_FILTER_START);
  521. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  522. /*
  523. * From r2p0, there is Prefetch offset/control register
  524. */
  525. l2x0_saved_regs.prefetch_ctrl = readl_relaxed(l2x0_base +
  526. L2X0_PREFETCH_CTRL);
  527. /*
  528. * From r3p0, there is Power control register
  529. */
  530. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  531. l2x0_saved_regs.pwr_ctrl = readl_relaxed(l2x0_base +
  532. L2X0_POWER_CTRL);
  533. }
  534. }
  535. static void aurora_save(void)
  536. {
  537. l2x0_saved_regs.ctrl = readl_relaxed(l2x0_base + L2X0_CTRL);
  538. l2x0_saved_regs.aux_ctrl = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
  539. }
  540. static void l2x0_resume(void)
  541. {
  542. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  543. /* restore aux ctrl and enable l2 */
  544. l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));
  545. writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
  546. L2X0_AUX_CTRL);
  547. l2x0_inv_all();
  548. writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
  549. }
  550. }
  551. static void pl310_resume(void)
  552. {
  553. u32 l2x0_revision;
  554. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  555. /* restore pl310 setup */
  556. writel_relaxed(l2x0_saved_regs.tag_latency,
  557. l2x0_base + L2X0_TAG_LATENCY_CTRL);
  558. writel_relaxed(l2x0_saved_regs.data_latency,
  559. l2x0_base + L2X0_DATA_LATENCY_CTRL);
  560. writel_relaxed(l2x0_saved_regs.filter_end,
  561. l2x0_base + L2X0_ADDR_FILTER_END);
  562. writel_relaxed(l2x0_saved_regs.filter_start,
  563. l2x0_base + L2X0_ADDR_FILTER_START);
  564. l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
  565. L2X0_CACHE_ID_RTL_MASK;
  566. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
  567. writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
  568. l2x0_base + L2X0_PREFETCH_CTRL);
  569. if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
  570. writel_relaxed(l2x0_saved_regs.pwr_ctrl,
  571. l2x0_base + L2X0_POWER_CTRL);
  572. }
  573. }
  574. l2x0_resume();
  575. }
  576. static void aurora_resume(void)
  577. {
  578. if (!(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  579. writel_relaxed(l2x0_saved_regs.aux_ctrl,
  580. l2x0_base + L2X0_AUX_CTRL);
  581. writel_relaxed(l2x0_saved_regs.ctrl, l2x0_base + L2X0_CTRL);
  582. }
  583. }
  584. static void __init aurora_broadcast_l2_commands(void)
  585. {
  586. __u32 u;
  587. /* Enable Broadcasting of cache commands to L2*/
  588. __asm__ __volatile__("mrc p15, 1, %0, c15, c2, 0" : "=r"(u));
  589. u |= AURORA_CTRL_FW; /* Set the FW bit */
  590. __asm__ __volatile__("mcr p15, 1, %0, c15, c2, 0\n" : : "r"(u));
  591. isb();
  592. }
  593. static void __init aurora_of_setup(const struct device_node *np,
  594. u32 *aux_val, u32 *aux_mask)
  595. {
  596. u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
  597. u32 mask = AURORA_ACR_REPLACEMENT_MASK;
  598. of_property_read_u32(np, "cache-id-part",
  599. &cache_id_part_number_from_dt);
  600. /* Determine and save the write policy */
  601. l2_wt_override = of_property_read_bool(np, "wt-override");
  602. if (l2_wt_override) {
  603. val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
  604. mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
  605. }
  606. *aux_val &= ~mask;
  607. *aux_val |= val;
  608. *aux_mask &= ~mask;
  609. }
  610. static const struct l2x0_of_data pl310_data = {
  611. .setup = pl310_of_setup,
  612. .save = pl310_save,
  613. .outer_cache = {
  614. .resume = pl310_resume,
  615. .inv_range = l2x0_inv_range,
  616. .clean_range = l2x0_clean_range,
  617. .flush_range = l2x0_flush_range,
  618. .sync = l2x0_cache_sync,
  619. .flush_all = l2x0_flush_all,
  620. .inv_all = l2x0_inv_all,
  621. .disable = l2x0_disable,
  622. .set_debug = pl310_set_debug,
  623. },
  624. };
  625. static const struct l2x0_of_data l2x0_data = {
  626. .setup = l2x0_of_setup,
  627. .save = NULL,
  628. .outer_cache = {
  629. .resume = l2x0_resume,
  630. .inv_range = l2x0_inv_range,
  631. .clean_range = l2x0_clean_range,
  632. .flush_range = l2x0_flush_range,
  633. .sync = l2x0_cache_sync,
  634. .flush_all = l2x0_flush_all,
  635. .inv_all = l2x0_inv_all,
  636. .disable = l2x0_disable,
  637. },
  638. };
  639. static const struct l2x0_of_data aurora_with_outer_data = {
  640. .setup = aurora_of_setup,
  641. .save = aurora_save,
  642. .outer_cache = {
  643. .resume = aurora_resume,
  644. .inv_range = aurora_inv_range,
  645. .clean_range = aurora_clean_range,
  646. .flush_range = aurora_flush_range,
  647. .sync = l2x0_cache_sync,
  648. .flush_all = l2x0_flush_all,
  649. .inv_all = l2x0_inv_all,
  650. .disable = l2x0_disable,
  651. },
  652. };
  653. static const struct l2x0_of_data aurora_no_outer_data = {
  654. .setup = aurora_of_setup,
  655. .save = aurora_save,
  656. .outer_cache = {
  657. .resume = aurora_resume,
  658. },
  659. };
  660. static const struct of_device_id l2x0_ids[] __initconst = {
  661. { .compatible = "arm,pl310-cache", .data = (void *)&pl310_data },
  662. { .compatible = "arm,l220-cache", .data = (void *)&l2x0_data },
  663. { .compatible = "arm,l210-cache", .data = (void *)&l2x0_data },
  664. { .compatible = "marvell,aurora-system-cache",
  665. .data = (void *)&aurora_no_outer_data},
  666. { .compatible = "marvell,aurora-outer-cache",
  667. .data = (void *)&aurora_with_outer_data},
  668. {}
  669. };
  670. int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
  671. {
  672. struct device_node *np;
  673. const struct l2x0_of_data *data;
  674. struct resource res;
  675. np = of_find_matching_node(NULL, l2x0_ids);
  676. if (!np)
  677. return -ENODEV;
  678. if (of_address_to_resource(np, 0, &res))
  679. return -ENODEV;
  680. l2x0_base = ioremap(res.start, resource_size(&res));
  681. if (!l2x0_base)
  682. return -ENOMEM;
  683. l2x0_saved_regs.phy_base = res.start;
  684. data = of_match_node(l2x0_ids, np)->data;
  685. /* L2 configuration can only be changed if the cache is disabled */
  686. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  687. if (data->setup)
  688. data->setup(np, &aux_val, &aux_mask);
  689. /* For aurora cache in no outer mode select the
  690. * correct mode using the coprocessor*/
  691. if (data == &aurora_no_outer_data)
  692. aurora_broadcast_l2_commands();
  693. }
  694. if (data->save)
  695. data->save();
  696. of_init = true;
  697. l2x0_init(l2x0_base, aux_val, aux_mask);
  698. memcpy(&outer_cache, &data->outer_cache, sizeof(outer_cache));
  699. return 0;
  700. }
  701. #endif