clock.c 23 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/cpu.h>
  25. #include <plat/devs.h>
  26. #include <plat/cpu-freq.h>
  27. #include <plat/clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/pll.h>
  30. #include "regs-sys.h"
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. .devname = "s3c2440-i2c.0",
  117. .parent = &clk_p,
  118. .enable = s3c64xx_pclk_ctrl,
  119. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  120. }, {
  121. .name = "i2c",
  122. .devname = "s3c2440-i2c.1",
  123. .parent = &clk_p,
  124. .enable = s3c64xx_pclk_ctrl,
  125. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  126. }, {
  127. .name = "keypad",
  128. .parent = &clk_p,
  129. .enable = s3c64xx_pclk_ctrl,
  130. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  131. }, {
  132. .name = "spi",
  133. .devname = "s3c6410-spi.0",
  134. .parent = &clk_p,
  135. .enable = s3c64xx_pclk_ctrl,
  136. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  137. }, {
  138. .name = "spi",
  139. .devname = "s3c6410-spi.1",
  140. .parent = &clk_p,
  141. .enable = s3c64xx_pclk_ctrl,
  142. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  143. }, {
  144. .name = "48m",
  145. .devname = "s3c-sdhci.0",
  146. .parent = &clk_48m,
  147. .enable = s3c64xx_sclk_ctrl,
  148. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  149. }, {
  150. .name = "48m",
  151. .devname = "s3c-sdhci.1",
  152. .parent = &clk_48m,
  153. .enable = s3c64xx_sclk_ctrl,
  154. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  155. }, {
  156. .name = "48m",
  157. .devname = "s3c-sdhci.2",
  158. .parent = &clk_48m,
  159. .enable = s3c64xx_sclk_ctrl,
  160. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  161. }, {
  162. .name = "ac97",
  163. .parent = &clk_p,
  164. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  165. }, {
  166. .name = "cfcon",
  167. .parent = &clk_h,
  168. .enable = s3c64xx_hclk_ctrl,
  169. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  170. }, {
  171. .name = "dma0",
  172. .parent = &clk_h,
  173. .enable = s3c64xx_hclk_ctrl,
  174. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  175. }, {
  176. .name = "dma1",
  177. .parent = &clk_h,
  178. .enable = s3c64xx_hclk_ctrl,
  179. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  180. }, {
  181. .name = "3dse",
  182. .parent = &clk_h,
  183. .enable = s3c64xx_hclk_ctrl,
  184. .ctrlbit = S3C_CLKCON_HCLK_3DSE,
  185. }, {
  186. .name = "hclk_secur",
  187. .parent = &clk_h,
  188. .enable = s3c64xx_hclk_ctrl,
  189. .ctrlbit = S3C_CLKCON_HCLK_SECUR,
  190. }, {
  191. .name = "sdma1",
  192. .parent = &clk_h,
  193. .enable = s3c64xx_hclk_ctrl,
  194. .ctrlbit = S3C_CLKCON_HCLK_SDMA1,
  195. }, {
  196. .name = "sdma0",
  197. .parent = &clk_h,
  198. .enable = s3c64xx_hclk_ctrl,
  199. .ctrlbit = S3C_CLKCON_HCLK_SDMA0,
  200. }, {
  201. .name = "hclk_jpeg",
  202. .parent = &clk_h,
  203. .enable = s3c64xx_hclk_ctrl,
  204. .ctrlbit = S3C_CLKCON_HCLK_JPEG,
  205. }, {
  206. .name = "camif",
  207. .parent = &clk_h,
  208. .enable = s3c64xx_hclk_ctrl,
  209. .ctrlbit = S3C_CLKCON_HCLK_CAMIF,
  210. }, {
  211. .name = "hclk_scaler",
  212. .parent = &clk_h,
  213. .enable = s3c64xx_hclk_ctrl,
  214. .ctrlbit = S3C_CLKCON_HCLK_SCALER,
  215. }, {
  216. .name = "2d",
  217. .parent = &clk_h,
  218. .enable = s3c64xx_hclk_ctrl,
  219. .ctrlbit = S3C_CLKCON_HCLK_2D,
  220. }, {
  221. .name = "tv",
  222. .parent = &clk_h,
  223. .enable = s3c64xx_hclk_ctrl,
  224. .ctrlbit = S3C_CLKCON_HCLK_TV,
  225. }, {
  226. .name = "post0",
  227. .parent = &clk_h,
  228. .enable = s3c64xx_hclk_ctrl,
  229. .ctrlbit = S3C_CLKCON_HCLK_POST0,
  230. }, {
  231. .name = "rot",
  232. .parent = &clk_h,
  233. .enable = s3c64xx_hclk_ctrl,
  234. .ctrlbit = S3C_CLKCON_HCLK_ROT,
  235. }, {
  236. .name = "hclk_mfc",
  237. .parent = &clk_h,
  238. .enable = s3c64xx_hclk_ctrl,
  239. .ctrlbit = S3C_CLKCON_HCLK_MFC,
  240. }, {
  241. .name = "pclk_mfc",
  242. .parent = &clk_p,
  243. .enable = s3c64xx_pclk_ctrl,
  244. .ctrlbit = S3C_CLKCON_PCLK_MFC,
  245. }, {
  246. .name = "dac27",
  247. .enable = s3c64xx_sclk_ctrl,
  248. .ctrlbit = S3C_CLKCON_SCLK_DAC27,
  249. }, {
  250. .name = "tv27",
  251. .enable = s3c64xx_sclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_SCLK_TV27,
  253. }, {
  254. .name = "scaler27",
  255. .enable = s3c64xx_sclk_ctrl,
  256. .ctrlbit = S3C_CLKCON_SCLK_SCALER27,
  257. }, {
  258. .name = "sclk_scaler",
  259. .enable = s3c64xx_sclk_ctrl,
  260. .ctrlbit = S3C_CLKCON_SCLK_SCALER,
  261. }, {
  262. .name = "post0_27",
  263. .enable = s3c64xx_sclk_ctrl,
  264. .ctrlbit = S3C_CLKCON_SCLK_POST0_27,
  265. }, {
  266. .name = "secur",
  267. .enable = s3c64xx_sclk_ctrl,
  268. .ctrlbit = S3C_CLKCON_SCLK_SECUR,
  269. }, {
  270. .name = "sclk_mfc",
  271. .enable = s3c64xx_sclk_ctrl,
  272. .ctrlbit = S3C_CLKCON_SCLK_MFC,
  273. }, {
  274. .name = "sclk_jpeg",
  275. .enable = s3c64xx_sclk_ctrl,
  276. .ctrlbit = S3C_CLKCON_SCLK_JPEG,
  277. },
  278. };
  279. static struct clk clk_48m_spi0 = {
  280. .name = "spi_48m",
  281. .devname = "s3c6410-spi.0",
  282. .parent = &clk_48m,
  283. .enable = s3c64xx_sclk_ctrl,
  284. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  285. };
  286. static struct clk clk_48m_spi1 = {
  287. .name = "spi_48m",
  288. .devname = "s3c6410-spi.1",
  289. .parent = &clk_48m,
  290. .enable = s3c64xx_sclk_ctrl,
  291. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  292. };
  293. static struct clk clk_i2s0 = {
  294. .name = "iis",
  295. .devname = "samsung-i2s.0",
  296. .parent = &clk_p,
  297. .enable = s3c64xx_pclk_ctrl,
  298. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  299. };
  300. static struct clk clk_i2s1 = {
  301. .name = "iis",
  302. .devname = "samsung-i2s.1",
  303. .parent = &clk_p,
  304. .enable = s3c64xx_pclk_ctrl,
  305. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  306. };
  307. #ifdef CONFIG_CPU_S3C6410
  308. static struct clk clk_i2s2 = {
  309. .name = "iis",
  310. .devname = "samsung-i2s.2",
  311. .parent = &clk_p,
  312. .enable = s3c64xx_pclk_ctrl,
  313. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  314. };
  315. #endif
  316. static struct clk init_clocks[] = {
  317. {
  318. .name = "lcd",
  319. .parent = &clk_h,
  320. .enable = s3c64xx_hclk_ctrl,
  321. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  322. }, {
  323. .name = "gpio",
  324. .parent = &clk_p,
  325. .enable = s3c64xx_pclk_ctrl,
  326. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  327. }, {
  328. .name = "usb-host",
  329. .parent = &clk_h,
  330. .enable = s3c64xx_hclk_ctrl,
  331. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  332. }, {
  333. .name = "otg",
  334. .parent = &clk_h,
  335. .enable = s3c64xx_hclk_ctrl,
  336. .ctrlbit = S3C_CLKCON_HCLK_USB,
  337. }, {
  338. .name = "timers",
  339. .parent = &clk_p,
  340. .enable = s3c64xx_pclk_ctrl,
  341. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  342. }, {
  343. .name = "uart",
  344. .devname = "s3c6400-uart.0",
  345. .parent = &clk_p,
  346. .enable = s3c64xx_pclk_ctrl,
  347. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  348. }, {
  349. .name = "uart",
  350. .devname = "s3c6400-uart.1",
  351. .parent = &clk_p,
  352. .enable = s3c64xx_pclk_ctrl,
  353. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  354. }, {
  355. .name = "uart",
  356. .devname = "s3c6400-uart.2",
  357. .parent = &clk_p,
  358. .enable = s3c64xx_pclk_ctrl,
  359. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  360. }, {
  361. .name = "uart",
  362. .devname = "s3c6400-uart.3",
  363. .parent = &clk_p,
  364. .enable = s3c64xx_pclk_ctrl,
  365. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  366. }, {
  367. .name = "watchdog",
  368. .parent = &clk_p,
  369. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  370. },
  371. };
  372. static struct clk clk_hsmmc0 = {
  373. .name = "hsmmc",
  374. .devname = "s3c-sdhci.0",
  375. .parent = &clk_h,
  376. .enable = s3c64xx_hclk_ctrl,
  377. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  378. };
  379. static struct clk clk_hsmmc1 = {
  380. .name = "hsmmc",
  381. .devname = "s3c-sdhci.1",
  382. .parent = &clk_h,
  383. .enable = s3c64xx_hclk_ctrl,
  384. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  385. };
  386. static struct clk clk_hsmmc2 = {
  387. .name = "hsmmc",
  388. .devname = "s3c-sdhci.2",
  389. .parent = &clk_h,
  390. .enable = s3c64xx_hclk_ctrl,
  391. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  392. };
  393. static struct clk clk_fout_apll = {
  394. .name = "fout_apll",
  395. };
  396. static struct clk *clk_src_apll_list[] = {
  397. [0] = &clk_fin_apll,
  398. [1] = &clk_fout_apll,
  399. };
  400. static struct clksrc_sources clk_src_apll = {
  401. .sources = clk_src_apll_list,
  402. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  403. };
  404. static struct clksrc_clk clk_mout_apll = {
  405. .clk = {
  406. .name = "mout_apll",
  407. },
  408. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  409. .sources = &clk_src_apll,
  410. };
  411. static struct clk *clk_src_epll_list[] = {
  412. [0] = &clk_fin_epll,
  413. [1] = &clk_fout_epll,
  414. };
  415. static struct clksrc_sources clk_src_epll = {
  416. .sources = clk_src_epll_list,
  417. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  418. };
  419. static struct clksrc_clk clk_mout_epll = {
  420. .clk = {
  421. .name = "mout_epll",
  422. },
  423. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  424. .sources = &clk_src_epll,
  425. };
  426. static struct clk *clk_src_mpll_list[] = {
  427. [0] = &clk_fin_mpll,
  428. [1] = &clk_fout_mpll,
  429. };
  430. static struct clksrc_sources clk_src_mpll = {
  431. .sources = clk_src_mpll_list,
  432. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  433. };
  434. static struct clksrc_clk clk_mout_mpll = {
  435. .clk = {
  436. .name = "mout_mpll",
  437. },
  438. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  439. .sources = &clk_src_mpll,
  440. };
  441. static unsigned int armclk_mask;
  442. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  443. {
  444. unsigned long rate = clk_get_rate(clk->parent);
  445. u32 clkdiv;
  446. /* divisor mask starts at bit0, so no need to shift */
  447. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  448. return rate / (clkdiv + 1);
  449. }
  450. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  451. unsigned long rate)
  452. {
  453. unsigned long parent = clk_get_rate(clk->parent);
  454. u32 div;
  455. if (parent < rate)
  456. return parent;
  457. div = (parent / rate) - 1;
  458. if (div > armclk_mask)
  459. div = armclk_mask;
  460. return parent / (div + 1);
  461. }
  462. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  463. {
  464. unsigned long parent = clk_get_rate(clk->parent);
  465. u32 div;
  466. u32 val;
  467. if (rate < parent / (armclk_mask + 1))
  468. return -EINVAL;
  469. rate = clk_round_rate(clk, rate);
  470. div = clk_get_rate(clk->parent) / rate;
  471. val = __raw_readl(S3C_CLK_DIV0);
  472. val &= ~armclk_mask;
  473. val |= (div - 1);
  474. __raw_writel(val, S3C_CLK_DIV0);
  475. return 0;
  476. }
  477. static struct clk clk_arm = {
  478. .name = "armclk",
  479. .parent = &clk_mout_apll.clk,
  480. .ops = &(struct clk_ops) {
  481. .get_rate = s3c64xx_clk_arm_get_rate,
  482. .set_rate = s3c64xx_clk_arm_set_rate,
  483. .round_rate = s3c64xx_clk_arm_round_rate,
  484. },
  485. };
  486. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  487. {
  488. unsigned long rate = clk_get_rate(clk->parent);
  489. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  490. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  491. rate /= 2;
  492. return rate;
  493. }
  494. static struct clk_ops clk_dout_ops = {
  495. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  496. };
  497. static struct clk clk_dout_mpll = {
  498. .name = "dout_mpll",
  499. .parent = &clk_mout_mpll.clk,
  500. .ops = &clk_dout_ops,
  501. };
  502. static struct clk *clkset_spi_mmc_list[] = {
  503. &clk_mout_epll.clk,
  504. &clk_dout_mpll,
  505. &clk_fin_epll,
  506. &clk_27m,
  507. };
  508. static struct clksrc_sources clkset_spi_mmc = {
  509. .sources = clkset_spi_mmc_list,
  510. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  511. };
  512. static struct clk *clkset_irda_list[] = {
  513. &clk_mout_epll.clk,
  514. &clk_dout_mpll,
  515. NULL,
  516. &clk_27m,
  517. };
  518. static struct clksrc_sources clkset_irda = {
  519. .sources = clkset_irda_list,
  520. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  521. };
  522. static struct clk *clkset_uart_list[] = {
  523. &clk_mout_epll.clk,
  524. &clk_dout_mpll,
  525. NULL,
  526. NULL
  527. };
  528. static struct clksrc_sources clkset_uart = {
  529. .sources = clkset_uart_list,
  530. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  531. };
  532. static struct clk *clkset_uhost_list[] = {
  533. &clk_48m,
  534. &clk_mout_epll.clk,
  535. &clk_dout_mpll,
  536. &clk_fin_epll,
  537. };
  538. static struct clksrc_sources clkset_uhost = {
  539. .sources = clkset_uhost_list,
  540. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  541. };
  542. /* The peripheral clocks are all controlled via clocksource followed
  543. * by an optional divider and gate stage. We currently roll this into
  544. * one clock which hides the intermediate clock from the mux.
  545. *
  546. * Note, the JPEG clock can only be an even divider...
  547. *
  548. * The scaler and LCD clocks depend on the S3C64XX version, and also
  549. * have a common parent divisor so are not included here.
  550. */
  551. /* clocks that feed other parts of the clock source tree */
  552. static struct clk clk_iis_cd0 = {
  553. .name = "iis_cdclk0",
  554. };
  555. static struct clk clk_iis_cd1 = {
  556. .name = "iis_cdclk1",
  557. };
  558. static struct clk clk_iisv4_cd = {
  559. .name = "iis_cdclk_v4",
  560. };
  561. static struct clk clk_pcm_cd = {
  562. .name = "pcm_cdclk",
  563. };
  564. static struct clk *clkset_audio0_list[] = {
  565. [0] = &clk_mout_epll.clk,
  566. [1] = &clk_dout_mpll,
  567. [2] = &clk_fin_epll,
  568. [3] = &clk_iis_cd0,
  569. [4] = &clk_pcm_cd,
  570. };
  571. static struct clksrc_sources clkset_audio0 = {
  572. .sources = clkset_audio0_list,
  573. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  574. };
  575. static struct clk *clkset_audio1_list[] = {
  576. [0] = &clk_mout_epll.clk,
  577. [1] = &clk_dout_mpll,
  578. [2] = &clk_fin_epll,
  579. [3] = &clk_iis_cd1,
  580. [4] = &clk_pcm_cd,
  581. };
  582. static struct clksrc_sources clkset_audio1 = {
  583. .sources = clkset_audio1_list,
  584. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  585. };
  586. #ifdef CONFIG_CPU_S3C6410
  587. static struct clk *clkset_audio2_list[] = {
  588. [0] = &clk_mout_epll.clk,
  589. [1] = &clk_dout_mpll,
  590. [2] = &clk_fin_epll,
  591. [3] = &clk_iisv4_cd,
  592. [4] = &clk_pcm_cd,
  593. };
  594. static struct clksrc_sources clkset_audio2 = {
  595. .sources = clkset_audio2_list,
  596. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  597. };
  598. #endif
  599. static struct clksrc_clk clksrcs[] = {
  600. {
  601. .clk = {
  602. .name = "usb-bus-host",
  603. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  604. .enable = s3c64xx_sclk_ctrl,
  605. },
  606. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  607. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  608. .sources = &clkset_uhost,
  609. }, {
  610. .clk = {
  611. .name = "irda-bus",
  612. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  613. .enable = s3c64xx_sclk_ctrl,
  614. },
  615. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  616. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  617. .sources = &clkset_irda,
  618. }, {
  619. .clk = {
  620. .name = "camera",
  621. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  622. .enable = s3c64xx_sclk_ctrl,
  623. .parent = &clk_h2,
  624. },
  625. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  626. },
  627. };
  628. /* Where does UCLK0 come from? */
  629. static struct clksrc_clk clk_sclk_uclk = {
  630. .clk = {
  631. .name = "uclk1",
  632. .ctrlbit = S3C_CLKCON_SCLK_UART,
  633. .enable = s3c64xx_sclk_ctrl,
  634. },
  635. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  636. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  637. .sources = &clkset_uart,
  638. };
  639. static struct clksrc_clk clk_sclk_mmc0 = {
  640. .clk = {
  641. .name = "mmc_bus",
  642. .devname = "s3c-sdhci.0",
  643. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  644. .enable = s3c64xx_sclk_ctrl,
  645. },
  646. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  647. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  648. .sources = &clkset_spi_mmc,
  649. };
  650. static struct clksrc_clk clk_sclk_mmc1 = {
  651. .clk = {
  652. .name = "mmc_bus",
  653. .devname = "s3c-sdhci.1",
  654. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  655. .enable = s3c64xx_sclk_ctrl,
  656. },
  657. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  658. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  659. .sources = &clkset_spi_mmc,
  660. };
  661. static struct clksrc_clk clk_sclk_mmc2 = {
  662. .clk = {
  663. .name = "mmc_bus",
  664. .devname = "s3c-sdhci.2",
  665. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  666. .enable = s3c64xx_sclk_ctrl,
  667. },
  668. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  669. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  670. .sources = &clkset_spi_mmc,
  671. };
  672. static struct clksrc_clk clk_sclk_spi0 = {
  673. .clk = {
  674. .name = "spi-bus",
  675. .devname = "s3c6410-spi.0",
  676. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  677. .enable = s3c64xx_sclk_ctrl,
  678. },
  679. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  680. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  681. .sources = &clkset_spi_mmc,
  682. };
  683. static struct clksrc_clk clk_sclk_spi1 = {
  684. .clk = {
  685. .name = "spi-bus",
  686. .devname = "s3c6410-spi.1",
  687. .ctrlbit = S3C_CLKCON_SCLK_SPI1,
  688. .enable = s3c64xx_sclk_ctrl,
  689. },
  690. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  691. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  692. .sources = &clkset_spi_mmc,
  693. };
  694. static struct clksrc_clk clk_audio_bus0 = {
  695. .clk = {
  696. .name = "audio-bus",
  697. .devname = "samsung-i2s.0",
  698. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  699. .enable = s3c64xx_sclk_ctrl,
  700. },
  701. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  702. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  703. .sources = &clkset_audio0,
  704. };
  705. static struct clksrc_clk clk_audio_bus1 = {
  706. .clk = {
  707. .name = "audio-bus",
  708. .devname = "samsung-i2s.1",
  709. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  710. .enable = s3c64xx_sclk_ctrl,
  711. },
  712. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  713. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  714. .sources = &clkset_audio1,
  715. };
  716. #ifdef CONFIG_CPU_S3C6410
  717. static struct clksrc_clk clk_audio_bus2 = {
  718. .clk = {
  719. .name = "audio-bus",
  720. .devname = "samsung-i2s.2",
  721. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  722. .enable = s3c64xx_sclk_ctrl,
  723. },
  724. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  725. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  726. .sources = &clkset_audio2,
  727. };
  728. #endif
  729. /* Clock initialisation code */
  730. static struct clksrc_clk *init_parents[] = {
  731. &clk_mout_apll,
  732. &clk_mout_epll,
  733. &clk_mout_mpll,
  734. };
  735. static struct clksrc_clk *clksrc_cdev[] = {
  736. &clk_sclk_uclk,
  737. &clk_sclk_mmc0,
  738. &clk_sclk_mmc1,
  739. &clk_sclk_mmc2,
  740. &clk_sclk_spi0,
  741. &clk_sclk_spi1,
  742. &clk_audio_bus0,
  743. &clk_audio_bus1,
  744. };
  745. static struct clk *clk_cdev[] = {
  746. &clk_hsmmc0,
  747. &clk_hsmmc1,
  748. &clk_hsmmc2,
  749. &clk_48m_spi0,
  750. &clk_48m_spi1,
  751. &clk_i2s0,
  752. &clk_i2s1,
  753. };
  754. static struct clk_lookup s3c64xx_clk_lookup[] = {
  755. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  756. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  757. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
  758. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
  759. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
  760. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  761. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  762. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  763. CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
  764. CLKDEV_INIT("s3c6410-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
  765. CLKDEV_INIT("s3c6410-spi.0", "spi_busclk2", &clk_48m_spi0),
  766. CLKDEV_INIT("s3c6410-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
  767. CLKDEV_INIT("s3c6410-spi.1", "spi_busclk2", &clk_48m_spi1),
  768. CLKDEV_INIT("samsung-i2s.0", "i2s_opclk0", &clk_i2s0),
  769. CLKDEV_INIT("samsung-i2s.0", "i2s_opclk1", &clk_audio_bus0.clk),
  770. CLKDEV_INIT("samsung-i2s.1", "i2s_opclk0", &clk_i2s1),
  771. CLKDEV_INIT("samsung-i2s.1", "i2s_opclk1", &clk_audio_bus1.clk),
  772. #ifdef CONFIG_CPU_S3C6410
  773. CLKDEV_INIT("samsung-i2s.2", "i2s_opclk0", &clk_i2s2),
  774. CLKDEV_INIT("samsung-i2s.2", "i2s_opclk1", &clk_audio_bus2.clk),
  775. #endif
  776. };
  777. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  778. void __init_or_cpufreq s3c64xx_setup_clocks(void)
  779. {
  780. struct clk *xtal_clk;
  781. unsigned long xtal;
  782. unsigned long fclk;
  783. unsigned long hclk;
  784. unsigned long hclk2;
  785. unsigned long pclk;
  786. unsigned long epll;
  787. unsigned long apll;
  788. unsigned long mpll;
  789. unsigned int ptr;
  790. u32 clkdiv0;
  791. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  792. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  793. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  794. xtal_clk = clk_get(NULL, "xtal");
  795. BUG_ON(IS_ERR(xtal_clk));
  796. xtal = clk_get_rate(xtal_clk);
  797. clk_put(xtal_clk);
  798. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  799. /* For now assume the mux always selects the crystal */
  800. clk_ext_xtal_mux.parent = xtal_clk;
  801. epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
  802. __raw_readl(S3C_EPLL_CON1));
  803. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  804. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  805. fclk = mpll;
  806. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  807. apll, mpll, epll);
  808. if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
  809. /* Synchronous mode */
  810. hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  811. else
  812. /* Asynchronous mode */
  813. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  814. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  815. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  816. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  817. hclk2, hclk, pclk);
  818. clk_fout_mpll.rate = mpll;
  819. clk_fout_epll.rate = epll;
  820. clk_fout_apll.rate = apll;
  821. clk_h2.rate = hclk2;
  822. clk_h.rate = hclk;
  823. clk_p.rate = pclk;
  824. clk_f.rate = fclk;
  825. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  826. s3c_set_clksrc(init_parents[ptr], true);
  827. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  828. s3c_set_clksrc(&clksrcs[ptr], true);
  829. }
  830. static struct clk *clks1[] __initdata = {
  831. &clk_ext_xtal_mux,
  832. &clk_iis_cd0,
  833. &clk_iis_cd1,
  834. &clk_iisv4_cd,
  835. &clk_pcm_cd,
  836. &clk_mout_epll.clk,
  837. &clk_mout_mpll.clk,
  838. &clk_dout_mpll,
  839. &clk_arm,
  840. };
  841. static struct clk *clks[] __initdata = {
  842. &clk_ext,
  843. &clk_epll,
  844. &clk_27m,
  845. &clk_48m,
  846. &clk_h2,
  847. &clk_xusbxti,
  848. };
  849. /**
  850. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  851. * @xtal: The rate for the clock crystal feeding the PLLs.
  852. * @armclk_divlimit: Divisor mask for ARMCLK.
  853. *
  854. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  855. * as ARMCLK as well as the necessary parent clocks.
  856. *
  857. * This call does not setup the clocks, which is left to the
  858. * s3c64xx_setup_clocks() call which may be needed by the cpufreq
  859. * or resume code to re-set the clocks if the bootloader has changed
  860. * them.
  861. */
  862. void __init s3c64xx_register_clocks(unsigned long xtal,
  863. unsigned armclk_divlimit)
  864. {
  865. unsigned int cnt;
  866. armclk_mask = armclk_divlimit;
  867. s3c24xx_register_baseclocks(xtal);
  868. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  869. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  870. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  871. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  872. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  873. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  874. s3c_disable_clocks(clk_cdev[cnt], 1);
  875. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  876. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  877. for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
  878. s3c_register_clksrc(clksrc_cdev[cnt], 1);
  879. clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
  880. s3c_pwmclk_init();
  881. }