timer-marco.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * System timer for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/clocksource.h>
  12. #include <linux/bitops.h>
  13. #include <linux/irq.h>
  14. #include <linux/clk.h>
  15. #include <linux/slab.h>
  16. #include <linux/of.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_address.h>
  19. #include <asm/sched_clock.h>
  20. #include <asm/localtimer.h>
  21. #include <asm/mach/time.h>
  22. #include "common.h"
  23. #define SIRFSOC_TIMER_32COUNTER_0_CTRL 0x0000
  24. #define SIRFSOC_TIMER_32COUNTER_1_CTRL 0x0004
  25. #define SIRFSOC_TIMER_MATCH_0 0x0018
  26. #define SIRFSOC_TIMER_MATCH_1 0x001c
  27. #define SIRFSOC_TIMER_COUNTER_0 0x0048
  28. #define SIRFSOC_TIMER_COUNTER_1 0x004c
  29. #define SIRFSOC_TIMER_INTR_STATUS 0x0060
  30. #define SIRFSOC_TIMER_WATCHDOG_EN 0x0064
  31. #define SIRFSOC_TIMER_64COUNTER_CTRL 0x0068
  32. #define SIRFSOC_TIMER_64COUNTER_LO 0x006c
  33. #define SIRFSOC_TIMER_64COUNTER_HI 0x0070
  34. #define SIRFSOC_TIMER_64COUNTER_LOAD_LO 0x0074
  35. #define SIRFSOC_TIMER_64COUNTER_LOAD_HI 0x0078
  36. #define SIRFSOC_TIMER_64COUNTER_RLATCHED_LO 0x007c
  37. #define SIRFSOC_TIMER_64COUNTER_RLATCHED_HI 0x0080
  38. #define SIRFSOC_TIMER_REG_CNT 6
  39. static const u32 sirfsoc_timer_reg_list[SIRFSOC_TIMER_REG_CNT] = {
  40. SIRFSOC_TIMER_WATCHDOG_EN,
  41. SIRFSOC_TIMER_32COUNTER_0_CTRL,
  42. SIRFSOC_TIMER_32COUNTER_1_CTRL,
  43. SIRFSOC_TIMER_64COUNTER_CTRL,
  44. SIRFSOC_TIMER_64COUNTER_RLATCHED_LO,
  45. SIRFSOC_TIMER_64COUNTER_RLATCHED_HI,
  46. };
  47. static u32 sirfsoc_timer_reg_val[SIRFSOC_TIMER_REG_CNT];
  48. static void __iomem *sirfsoc_timer_base;
  49. static void __init sirfsoc_of_timer_map(void);
  50. /* disable count and interrupt */
  51. static inline void sirfsoc_timer_count_disable(int idx)
  52. {
  53. writel_relaxed(readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_0_CTRL + 4 * idx) & ~0x7,
  54. sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_0_CTRL + 4 * idx);
  55. }
  56. /* enable count and interrupt */
  57. static inline void sirfsoc_timer_count_enable(int idx)
  58. {
  59. writel_relaxed(readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_0_CTRL + 4 * idx) | 0x7,
  60. sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_0_CTRL + 4 * idx);
  61. }
  62. /* timer interrupt handler */
  63. static irqreturn_t sirfsoc_timer_interrupt(int irq, void *dev_id)
  64. {
  65. struct clock_event_device *ce = dev_id;
  66. int cpu = smp_processor_id();
  67. /* clear timer interrupt */
  68. writel_relaxed(BIT(cpu), sirfsoc_timer_base + SIRFSOC_TIMER_INTR_STATUS);
  69. if (ce->mode == CLOCK_EVT_MODE_ONESHOT)
  70. sirfsoc_timer_count_disable(cpu);
  71. ce->event_handler(ce);
  72. return IRQ_HANDLED;
  73. }
  74. /* read 64-bit timer counter */
  75. static cycle_t sirfsoc_timer_read(struct clocksource *cs)
  76. {
  77. u64 cycles;
  78. writel_relaxed((readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL) |
  79. BIT(0)) & ~BIT(1), sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL);
  80. cycles = readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_RLATCHED_HI);
  81. cycles = (cycles << 32) | readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_RLATCHED_LO);
  82. return cycles;
  83. }
  84. static int sirfsoc_timer_set_next_event(unsigned long delta,
  85. struct clock_event_device *ce)
  86. {
  87. int cpu = smp_processor_id();
  88. writel_relaxed(0, sirfsoc_timer_base + SIRFSOC_TIMER_COUNTER_0 +
  89. 4 * cpu);
  90. writel_relaxed(delta, sirfsoc_timer_base + SIRFSOC_TIMER_MATCH_0 +
  91. 4 * cpu);
  92. /* enable the tick */
  93. sirfsoc_timer_count_enable(cpu);
  94. return 0;
  95. }
  96. static void sirfsoc_timer_set_mode(enum clock_event_mode mode,
  97. struct clock_event_device *ce)
  98. {
  99. switch (mode) {
  100. case CLOCK_EVT_MODE_ONESHOT:
  101. /* enable in set_next_event */
  102. break;
  103. default:
  104. break;
  105. }
  106. sirfsoc_timer_count_disable(smp_processor_id());
  107. }
  108. static void sirfsoc_clocksource_suspend(struct clocksource *cs)
  109. {
  110. int i;
  111. for (i = 0; i < SIRFSOC_TIMER_REG_CNT; i++)
  112. sirfsoc_timer_reg_val[i] = readl_relaxed(sirfsoc_timer_base + sirfsoc_timer_reg_list[i]);
  113. }
  114. static void sirfsoc_clocksource_resume(struct clocksource *cs)
  115. {
  116. int i;
  117. for (i = 0; i < SIRFSOC_TIMER_REG_CNT - 2; i++)
  118. writel_relaxed(sirfsoc_timer_reg_val[i], sirfsoc_timer_base + sirfsoc_timer_reg_list[i]);
  119. writel_relaxed(sirfsoc_timer_reg_val[SIRFSOC_TIMER_REG_CNT - 2],
  120. sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_LOAD_LO);
  121. writel_relaxed(sirfsoc_timer_reg_val[SIRFSOC_TIMER_REG_CNT - 1],
  122. sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_LOAD_HI);
  123. writel_relaxed(readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL) |
  124. BIT(1) | BIT(0), sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL);
  125. }
  126. static struct clock_event_device sirfsoc_clockevent = {
  127. .name = "sirfsoc_clockevent",
  128. .rating = 200,
  129. .features = CLOCK_EVT_FEAT_ONESHOT,
  130. .set_mode = sirfsoc_timer_set_mode,
  131. .set_next_event = sirfsoc_timer_set_next_event,
  132. };
  133. static struct clocksource sirfsoc_clocksource = {
  134. .name = "sirfsoc_clocksource",
  135. .rating = 200,
  136. .mask = CLOCKSOURCE_MASK(64),
  137. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  138. .read = sirfsoc_timer_read,
  139. .suspend = sirfsoc_clocksource_suspend,
  140. .resume = sirfsoc_clocksource_resume,
  141. };
  142. static struct irqaction sirfsoc_timer_irq = {
  143. .name = "sirfsoc_timer0",
  144. .flags = IRQF_TIMER | IRQF_NOBALANCING,
  145. .handler = sirfsoc_timer_interrupt,
  146. .dev_id = &sirfsoc_clockevent,
  147. };
  148. #ifdef CONFIG_LOCAL_TIMERS
  149. static struct irqaction sirfsoc_timer1_irq = {
  150. .name = "sirfsoc_timer1",
  151. .flags = IRQF_TIMER | IRQF_NOBALANCING,
  152. .handler = sirfsoc_timer_interrupt,
  153. };
  154. static int __cpuinit sirfsoc_local_timer_setup(struct clock_event_device *ce)
  155. {
  156. /* Use existing clock_event for cpu 0 */
  157. if (!smp_processor_id())
  158. return 0;
  159. ce->irq = sirfsoc_timer1_irq.irq;
  160. ce->name = "local_timer";
  161. ce->features = sirfsoc_clockevent.features;
  162. ce->rating = sirfsoc_clockevent.rating;
  163. ce->set_mode = sirfsoc_timer_set_mode;
  164. ce->set_next_event = sirfsoc_timer_set_next_event;
  165. ce->shift = sirfsoc_clockevent.shift;
  166. ce->mult = sirfsoc_clockevent.mult;
  167. ce->max_delta_ns = sirfsoc_clockevent.max_delta_ns;
  168. ce->min_delta_ns = sirfsoc_clockevent.min_delta_ns;
  169. sirfsoc_timer1_irq.dev_id = ce;
  170. BUG_ON(setup_irq(ce->irq, &sirfsoc_timer1_irq));
  171. irq_set_affinity(sirfsoc_timer1_irq.irq, cpumask_of(1));
  172. clockevents_register_device(ce);
  173. return 0;
  174. }
  175. static void sirfsoc_local_timer_stop(struct clock_event_device *ce)
  176. {
  177. sirfsoc_timer_count_disable(1);
  178. remove_irq(sirfsoc_timer1_irq.irq, &sirfsoc_timer1_irq);
  179. }
  180. static struct local_timer_ops sirfsoc_local_timer_ops __cpuinitdata = {
  181. .setup = sirfsoc_local_timer_setup,
  182. .stop = sirfsoc_local_timer_stop,
  183. };
  184. #endif /* CONFIG_LOCAL_TIMERS */
  185. static void __init sirfsoc_clockevent_init(void)
  186. {
  187. clockevents_calc_mult_shift(&sirfsoc_clockevent, CLOCK_TICK_RATE, 60);
  188. sirfsoc_clockevent.max_delta_ns =
  189. clockevent_delta2ns(-2, &sirfsoc_clockevent);
  190. sirfsoc_clockevent.min_delta_ns =
  191. clockevent_delta2ns(2, &sirfsoc_clockevent);
  192. sirfsoc_clockevent.cpumask = cpumask_of(0);
  193. clockevents_register_device(&sirfsoc_clockevent);
  194. #ifdef CONFIG_LOCAL_TIMERS
  195. local_timer_register(&sirfsoc_local_timer_ops);
  196. #endif
  197. }
  198. /* initialize the kernel jiffy timer source */
  199. void __init sirfsoc_marco_timer_init(void)
  200. {
  201. unsigned long rate;
  202. u32 timer_div;
  203. struct clk *clk;
  204. /* initialize clocking early, we want to set the OS timer */
  205. sirfsoc_of_clk_init();
  206. /* timer's input clock is io clock */
  207. clk = clk_get_sys("io", NULL);
  208. BUG_ON(IS_ERR(clk));
  209. rate = clk_get_rate(clk);
  210. BUG_ON(rate < CLOCK_TICK_RATE);
  211. BUG_ON(rate % CLOCK_TICK_RATE);
  212. sirfsoc_of_timer_map();
  213. /* Initialize the timer dividers */
  214. timer_div = rate / CLOCK_TICK_RATE - 1;
  215. writel_relaxed(timer_div << 16, sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL);
  216. writel_relaxed(timer_div << 16, sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_0_CTRL);
  217. writel_relaxed(timer_div << 16, sirfsoc_timer_base + SIRFSOC_TIMER_32COUNTER_1_CTRL);
  218. /* Initialize timer counters to 0 */
  219. writel_relaxed(0, sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_LOAD_LO);
  220. writel_relaxed(0, sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_LOAD_HI);
  221. writel_relaxed(readl_relaxed(sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL) |
  222. BIT(1) | BIT(0), sirfsoc_timer_base + SIRFSOC_TIMER_64COUNTER_CTRL);
  223. writel_relaxed(0, sirfsoc_timer_base + SIRFSOC_TIMER_COUNTER_0);
  224. writel_relaxed(0, sirfsoc_timer_base + SIRFSOC_TIMER_COUNTER_1);
  225. /* Clear all interrupts */
  226. writel_relaxed(0xFFFF, sirfsoc_timer_base + SIRFSOC_TIMER_INTR_STATUS);
  227. BUG_ON(clocksource_register_hz(&sirfsoc_clocksource, CLOCK_TICK_RATE));
  228. BUG_ON(setup_irq(sirfsoc_timer_irq.irq, &sirfsoc_timer_irq));
  229. sirfsoc_clockevent_init();
  230. }
  231. static struct of_device_id timer_ids[] = {
  232. { .compatible = "sirf,marco-tick" },
  233. {},
  234. };
  235. static void __init sirfsoc_of_timer_map(void)
  236. {
  237. struct device_node *np;
  238. np = of_find_matching_node(NULL, timer_ids);
  239. if (!np)
  240. return;
  241. sirfsoc_timer_base = of_iomap(np, 0);
  242. if (!sirfsoc_timer_base)
  243. panic("unable to map timer cpu registers\n");
  244. sirfsoc_timer_irq.irq = irq_of_parse_and_map(np, 0);
  245. if (!sirfsoc_timer_irq.irq)
  246. panic("No irq passed for timer0 via DT\n");
  247. #ifdef CONFIG_LOCAL_TIMERS
  248. sirfsoc_timer1_irq.irq = irq_of_parse_and_map(np, 1);
  249. if (!sirfsoc_timer1_irq.irq)
  250. panic("No irq passed for timer1 via DT\n");
  251. #endif
  252. of_node_put(np);
  253. }