irq.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * interrupt controller support for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/io.h>
  10. #include <linux/irq.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/syscore_ops.h>
  15. #include <asm/mach/irq.h>
  16. #include <asm/exception.h>
  17. #include <mach/hardware.h>
  18. #define SIRFSOC_INT_RISC_MASK0 0x0018
  19. #define SIRFSOC_INT_RISC_MASK1 0x001C
  20. #define SIRFSOC_INT_RISC_LEVEL0 0x0020
  21. #define SIRFSOC_INT_RISC_LEVEL1 0x0024
  22. #define SIRFSOC_INIT_IRQ_ID 0x0038
  23. void __iomem *sirfsoc_intc_base;
  24. static __init void
  25. sirfsoc_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
  26. {
  27. struct irq_chip_generic *gc;
  28. struct irq_chip_type *ct;
  29. gc = irq_alloc_generic_chip("SIRFINTC", 1, irq_start, base, handle_level_irq);
  30. ct = gc->chip_types;
  31. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  32. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  33. ct->regs.mask = SIRFSOC_INT_RISC_MASK0;
  34. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, IRQ_NOREQUEST, 0);
  35. }
  36. static __init void sirfsoc_irq_init(void)
  37. {
  38. sirfsoc_alloc_gc(sirfsoc_intc_base, 0, 32);
  39. sirfsoc_alloc_gc(sirfsoc_intc_base + 4, 32,
  40. SIRFSOC_INTENAL_IRQ_END + 1 - 32);
  41. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  42. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  43. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  44. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  45. }
  46. asmlinkage void __exception_irq_entry sirfsoc_handle_irq(struct pt_regs *regs)
  47. {
  48. u32 irqstat, irqnr;
  49. irqstat = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INIT_IRQ_ID);
  50. irqnr = irqstat & 0xff;
  51. handle_IRQ(irqnr, regs);
  52. }
  53. static struct of_device_id intc_ids[] = {
  54. { .compatible = "sirf,prima2-intc" },
  55. {},
  56. };
  57. void __init sirfsoc_of_irq_init(void)
  58. {
  59. struct device_node *np;
  60. np = of_find_matching_node(NULL, intc_ids);
  61. if (!np)
  62. return;
  63. sirfsoc_intc_base = of_iomap(np, 0);
  64. if (!sirfsoc_intc_base)
  65. panic("unable to map intc cpu registers\n");
  66. irq_domain_add_legacy(np, SIRFSOC_INTENAL_IRQ_END + 1, 0, 0,
  67. &irq_domain_simple_ops, NULL);
  68. of_node_put(np);
  69. sirfsoc_irq_init();
  70. }
  71. struct sirfsoc_irq_status {
  72. u32 mask0;
  73. u32 mask1;
  74. u32 level0;
  75. u32 level1;
  76. };
  77. static struct sirfsoc_irq_status sirfsoc_irq_st;
  78. static int sirfsoc_irq_suspend(void)
  79. {
  80. sirfsoc_irq_st.mask0 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  81. sirfsoc_irq_st.mask1 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  82. sirfsoc_irq_st.level0 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  83. sirfsoc_irq_st.level1 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  84. return 0;
  85. }
  86. static void sirfsoc_irq_resume(void)
  87. {
  88. writel_relaxed(sirfsoc_irq_st.mask0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  89. writel_relaxed(sirfsoc_irq_st.mask1, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  90. writel_relaxed(sirfsoc_irq_st.level0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  91. writel_relaxed(sirfsoc_irq_st.level1, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  92. }
  93. static struct syscore_ops sirfsoc_irq_syscore_ops = {
  94. .suspend = sirfsoc_irq_suspend,
  95. .resume = sirfsoc_irq_resume,
  96. };
  97. static int __init sirfsoc_irq_pm_init(void)
  98. {
  99. register_syscore_ops(&sirfsoc_irq_syscore_ops);
  100. return 0;
  101. }
  102. device_initcall(sirfsoc_irq_pm_init);