prm_common.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * OMAP2+ common Power & Reset Management (PRM) IP block functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Tero Kristo <t-kristo@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. *
  12. * For historical purposes, the API used to configure the PRM
  13. * interrupt handler refers to it as the "PRCM interrupt." The
  14. * underlying registers are located in the PRM on OMAP3/4.
  15. *
  16. * XXX This code should eventually be moved to a PRM driver.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/irq.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/slab.h>
  25. #include "prm2xxx_3xxx.h"
  26. #include "prm2xxx.h"
  27. #include "prm3xxx.h"
  28. #include "prm44xx.h"
  29. #include "common.h"
  30. /*
  31. * OMAP_PRCM_MAX_NR_PENDING_REG: maximum number of PRM_IRQ*_MPU regs
  32. * XXX this is technically not needed, since
  33. * omap_prcm_register_chain_handler() could allocate this based on the
  34. * actual amount of memory needed for the SoC
  35. */
  36. #define OMAP_PRCM_MAX_NR_PENDING_REG 2
  37. /*
  38. * prcm_irq_chips: an array of all of the "generic IRQ chips" in use
  39. * by the PRCM interrupt handler code. There will be one 'chip' per
  40. * PRM_{IRQSTATUS,IRQENABLE}_MPU register pair. (So OMAP3 will have
  41. * one "chip" and OMAP4 will have two.)
  42. */
  43. static struct irq_chip_generic **prcm_irq_chips;
  44. /*
  45. * prcm_irq_setup: the PRCM IRQ parameters for the hardware the code
  46. * is currently running on. Defined and passed by initialization code
  47. * that calls omap_prcm_register_chain_handler().
  48. */
  49. static struct omap_prcm_irq_setup *prcm_irq_setup;
  50. /* prm_base: base virtual address of the PRM IP block */
  51. void __iomem *prm_base;
  52. /*
  53. * prm_ll_data: function pointers to SoC-specific implementations of
  54. * common PRM functions
  55. */
  56. static struct prm_ll_data null_prm_ll_data;
  57. static struct prm_ll_data *prm_ll_data = &null_prm_ll_data;
  58. /* Private functions */
  59. /*
  60. * Move priority events from events to priority_events array
  61. */
  62. static void omap_prcm_events_filter_priority(unsigned long *events,
  63. unsigned long *priority_events)
  64. {
  65. int i;
  66. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  67. priority_events[i] =
  68. events[i] & prcm_irq_setup->priority_mask[i];
  69. events[i] ^= priority_events[i];
  70. }
  71. }
  72. /*
  73. * PRCM Interrupt Handler
  74. *
  75. * This is a common handler for the OMAP PRCM interrupts. Pending
  76. * interrupts are detected by a call to prcm_pending_events and
  77. * dispatched accordingly. Clearing of the wakeup events should be
  78. * done by the SoC specific individual handlers.
  79. */
  80. static void omap_prcm_irq_handler(unsigned int irq, struct irq_desc *desc)
  81. {
  82. unsigned long pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  83. unsigned long priority_pending[OMAP_PRCM_MAX_NR_PENDING_REG];
  84. struct irq_chip *chip = irq_desc_get_chip(desc);
  85. unsigned int virtirq;
  86. int nr_irq = prcm_irq_setup->nr_regs * 32;
  87. /*
  88. * If we are suspended, mask all interrupts from PRCM level,
  89. * this does not ack them, and they will be pending until we
  90. * re-enable the interrupts, at which point the
  91. * omap_prcm_irq_handler will be executed again. The
  92. * _save_and_clear_irqen() function must ensure that the PRM
  93. * write to disable all IRQs has reached the PRM before
  94. * returning, or spurious PRCM interrupts may occur during
  95. * suspend.
  96. */
  97. if (prcm_irq_setup->suspended) {
  98. prcm_irq_setup->save_and_clear_irqen(prcm_irq_setup->saved_mask);
  99. prcm_irq_setup->suspend_save_flag = true;
  100. }
  101. /*
  102. * Loop until all pending irqs are handled, since
  103. * generic_handle_irq() can cause new irqs to come
  104. */
  105. while (!prcm_irq_setup->suspended) {
  106. prcm_irq_setup->read_pending_irqs(pending);
  107. /* No bit set, then all IRQs are handled */
  108. if (find_first_bit(pending, nr_irq) >= nr_irq)
  109. break;
  110. omap_prcm_events_filter_priority(pending, priority_pending);
  111. /*
  112. * Loop on all currently pending irqs so that new irqs
  113. * cannot starve previously pending irqs
  114. */
  115. /* Serve priority events first */
  116. for_each_set_bit(virtirq, priority_pending, nr_irq)
  117. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  118. /* Serve normal events next */
  119. for_each_set_bit(virtirq, pending, nr_irq)
  120. generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
  121. }
  122. if (chip->irq_ack)
  123. chip->irq_ack(&desc->irq_data);
  124. if (chip->irq_eoi)
  125. chip->irq_eoi(&desc->irq_data);
  126. chip->irq_unmask(&desc->irq_data);
  127. prcm_irq_setup->ocp_barrier(); /* avoid spurious IRQs */
  128. }
  129. /* Public functions */
  130. /**
  131. * omap_prcm_event_to_irq - given a PRCM event name, returns the
  132. * corresponding IRQ on which the handler should be registered
  133. * @name: name of the PRCM interrupt bit to look up - see struct omap_prcm_irq
  134. *
  135. * Returns the Linux internal IRQ ID corresponding to @name upon success,
  136. * or -ENOENT upon failure.
  137. */
  138. int omap_prcm_event_to_irq(const char *name)
  139. {
  140. int i;
  141. if (!prcm_irq_setup || !name)
  142. return -ENOENT;
  143. for (i = 0; i < prcm_irq_setup->nr_irqs; i++)
  144. if (!strcmp(prcm_irq_setup->irqs[i].name, name))
  145. return prcm_irq_setup->base_irq +
  146. prcm_irq_setup->irqs[i].offset;
  147. return -ENOENT;
  148. }
  149. /**
  150. * omap_prcm_irq_cleanup - reverses memory allocated and other steps
  151. * done by omap_prcm_register_chain_handler()
  152. *
  153. * No return value.
  154. */
  155. void omap_prcm_irq_cleanup(void)
  156. {
  157. int i;
  158. if (!prcm_irq_setup) {
  159. pr_err("PRCM: IRQ handler not initialized; cannot cleanup\n");
  160. return;
  161. }
  162. if (prcm_irq_chips) {
  163. for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
  164. if (prcm_irq_chips[i])
  165. irq_remove_generic_chip(prcm_irq_chips[i],
  166. 0xffffffff, 0, 0);
  167. prcm_irq_chips[i] = NULL;
  168. }
  169. kfree(prcm_irq_chips);
  170. prcm_irq_chips = NULL;
  171. }
  172. kfree(prcm_irq_setup->saved_mask);
  173. prcm_irq_setup->saved_mask = NULL;
  174. kfree(prcm_irq_setup->priority_mask);
  175. prcm_irq_setup->priority_mask = NULL;
  176. irq_set_chained_handler(prcm_irq_setup->irq, NULL);
  177. if (prcm_irq_setup->base_irq > 0)
  178. irq_free_descs(prcm_irq_setup->base_irq,
  179. prcm_irq_setup->nr_regs * 32);
  180. prcm_irq_setup->base_irq = 0;
  181. }
  182. void omap_prcm_irq_prepare(void)
  183. {
  184. prcm_irq_setup->suspended = true;
  185. }
  186. void omap_prcm_irq_complete(void)
  187. {
  188. prcm_irq_setup->suspended = false;
  189. /* If we have not saved the masks, do not attempt to restore */
  190. if (!prcm_irq_setup->suspend_save_flag)
  191. return;
  192. prcm_irq_setup->suspend_save_flag = false;
  193. /*
  194. * Re-enable all masked PRCM irq sources, this causes the PRCM
  195. * interrupt to fire immediately if the events were masked
  196. * previously in the chain handler
  197. */
  198. prcm_irq_setup->restore_irqen(prcm_irq_setup->saved_mask);
  199. }
  200. /**
  201. * omap_prcm_register_chain_handler - initializes the prcm chained interrupt
  202. * handler based on provided parameters
  203. * @irq_setup: hardware data about the underlying PRM/PRCM
  204. *
  205. * Set up the PRCM chained interrupt handler on the PRCM IRQ. Sets up
  206. * one generic IRQ chip per PRM interrupt status/enable register pair.
  207. * Returns 0 upon success, -EINVAL if called twice or if invalid
  208. * arguments are passed, or -ENOMEM on any other error.
  209. */
  210. int omap_prcm_register_chain_handler(struct omap_prcm_irq_setup *irq_setup)
  211. {
  212. int nr_regs;
  213. u32 mask[OMAP_PRCM_MAX_NR_PENDING_REG];
  214. int offset, i;
  215. struct irq_chip_generic *gc;
  216. struct irq_chip_type *ct;
  217. if (!irq_setup)
  218. return -EINVAL;
  219. nr_regs = irq_setup->nr_regs;
  220. if (prcm_irq_setup) {
  221. pr_err("PRCM: already initialized; won't reinitialize\n");
  222. return -EINVAL;
  223. }
  224. if (nr_regs > OMAP_PRCM_MAX_NR_PENDING_REG) {
  225. pr_err("PRCM: nr_regs too large\n");
  226. return -EINVAL;
  227. }
  228. prcm_irq_setup = irq_setup;
  229. prcm_irq_chips = kzalloc(sizeof(void *) * nr_regs, GFP_KERNEL);
  230. prcm_irq_setup->saved_mask = kzalloc(sizeof(u32) * nr_regs, GFP_KERNEL);
  231. prcm_irq_setup->priority_mask = kzalloc(sizeof(u32) * nr_regs,
  232. GFP_KERNEL);
  233. if (!prcm_irq_chips || !prcm_irq_setup->saved_mask ||
  234. !prcm_irq_setup->priority_mask) {
  235. pr_err("PRCM: kzalloc failed\n");
  236. goto err;
  237. }
  238. memset(mask, 0, sizeof(mask));
  239. for (i = 0; i < irq_setup->nr_irqs; i++) {
  240. offset = irq_setup->irqs[i].offset;
  241. mask[offset >> 5] |= 1 << (offset & 0x1f);
  242. if (irq_setup->irqs[i].priority)
  243. irq_setup->priority_mask[offset >> 5] |=
  244. 1 << (offset & 0x1f);
  245. }
  246. irq_set_chained_handler(irq_setup->irq, omap_prcm_irq_handler);
  247. irq_setup->base_irq = irq_alloc_descs(-1, 0, irq_setup->nr_regs * 32,
  248. 0);
  249. if (irq_setup->base_irq < 0) {
  250. pr_err("PRCM: failed to allocate irq descs: %d\n",
  251. irq_setup->base_irq);
  252. goto err;
  253. }
  254. for (i = 0; i < irq_setup->nr_regs; i++) {
  255. gc = irq_alloc_generic_chip("PRCM", 1,
  256. irq_setup->base_irq + i * 32, prm_base,
  257. handle_level_irq);
  258. if (!gc) {
  259. pr_err("PRCM: failed to allocate generic chip\n");
  260. goto err;
  261. }
  262. ct = gc->chip_types;
  263. ct->chip.irq_ack = irq_gc_ack_set_bit;
  264. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  265. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  266. ct->regs.ack = irq_setup->ack + i * 4;
  267. ct->regs.mask = irq_setup->mask + i * 4;
  268. irq_setup_generic_chip(gc, mask[i], 0, IRQ_NOREQUEST, 0);
  269. prcm_irq_chips[i] = gc;
  270. }
  271. return 0;
  272. err:
  273. omap_prcm_irq_cleanup();
  274. return -ENOMEM;
  275. }
  276. /**
  277. * omap2_set_globals_prm - set the PRM base address (for early use)
  278. * @prm: PRM base virtual address
  279. *
  280. * XXX Will be replaced when the PRM/CM drivers are completed.
  281. */
  282. void __init omap2_set_globals_prm(void __iomem *prm)
  283. {
  284. prm_base = prm;
  285. }
  286. /**
  287. * prm_read_reset_sources - return the sources of the SoC's last reset
  288. *
  289. * Return a u32 bitmask representing the reset sources that caused the
  290. * SoC to reset. The low-level per-SoC functions called by this
  291. * function remap the SoC-specific reset source bits into an
  292. * OMAP-common set of reset source bits, defined in
  293. * arch/arm/mach-omap2/prm.h. Returns the standardized reset source
  294. * u32 bitmask from the hardware upon success, or returns (1 <<
  295. * OMAP_UNKNOWN_RST_SRC_ID_SHIFT) if no low-level read_reset_sources()
  296. * function was registered.
  297. */
  298. u32 prm_read_reset_sources(void)
  299. {
  300. u32 ret = 1 << OMAP_UNKNOWN_RST_SRC_ID_SHIFT;
  301. if (prm_ll_data->read_reset_sources)
  302. ret = prm_ll_data->read_reset_sources();
  303. else
  304. WARN_ONCE(1, "prm: %s: no mapping function defined for reset sources\n", __func__);
  305. return ret;
  306. }
  307. /**
  308. * prm_was_any_context_lost_old - was device context lost? (old API)
  309. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  310. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  311. * @idx: CONTEXT register offset
  312. *
  313. * Return 1 if any bits were set in the *_CONTEXT_* register
  314. * identified by (@part, @inst, @idx), which means that some context
  315. * was lost for that module; otherwise, return 0. XXX Deprecated;
  316. * callers need to use a less-SoC-dependent way to identify hardware
  317. * IP blocks.
  318. */
  319. bool prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
  320. {
  321. bool ret = true;
  322. if (prm_ll_data->was_any_context_lost_old)
  323. ret = prm_ll_data->was_any_context_lost_old(part, inst, idx);
  324. else
  325. WARN_ONCE(1, "prm: %s: no mapping function defined\n",
  326. __func__);
  327. return ret;
  328. }
  329. /**
  330. * prm_clear_context_lost_flags_old - clear context loss flags (old API)
  331. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  332. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  333. * @idx: CONTEXT register offset
  334. *
  335. * Clear hardware context loss bits for the module identified by
  336. * (@part, @inst, @idx). No return value. XXX Deprecated; callers
  337. * need to use a less-SoC-dependent way to identify hardware IP
  338. * blocks.
  339. */
  340. void prm_clear_context_loss_flags_old(u8 part, s16 inst, u16 idx)
  341. {
  342. if (prm_ll_data->clear_context_loss_flags_old)
  343. prm_ll_data->clear_context_loss_flags_old(part, inst, idx);
  344. else
  345. WARN_ONCE(1, "prm: %s: no mapping function defined\n",
  346. __func__);
  347. }
  348. /**
  349. * prm_register - register per-SoC low-level data with the PRM
  350. * @pld: low-level per-SoC OMAP PRM data & function pointers to register
  351. *
  352. * Register per-SoC low-level OMAP PRM data and function pointers with
  353. * the OMAP PRM common interface. The caller must keep the data
  354. * pointed to by @pld valid until it calls prm_unregister() and
  355. * it returns successfully. Returns 0 upon success, -EINVAL if @pld
  356. * is NULL, or -EEXIST if prm_register() has already been called
  357. * without an intervening prm_unregister().
  358. */
  359. int prm_register(struct prm_ll_data *pld)
  360. {
  361. if (!pld)
  362. return -EINVAL;
  363. if (prm_ll_data != &null_prm_ll_data)
  364. return -EEXIST;
  365. prm_ll_data = pld;
  366. return 0;
  367. }
  368. /**
  369. * prm_unregister - unregister per-SoC low-level data & function pointers
  370. * @pld: low-level per-SoC OMAP PRM data & function pointers to unregister
  371. *
  372. * Unregister per-SoC low-level OMAP PRM data and function pointers
  373. * that were previously registered with prm_register(). The
  374. * caller may not destroy any of the data pointed to by @pld until
  375. * this function returns successfully. Returns 0 upon success, or
  376. * -EINVAL if @pld is NULL or if @pld does not match the struct
  377. * prm_ll_data * previously registered by prm_register().
  378. */
  379. int prm_unregister(struct prm_ll_data *pld)
  380. {
  381. if (!pld || prm_ll_data != pld)
  382. return -EINVAL;
  383. prm_ll_data = &null_prm_ll_data;
  384. return 0;
  385. }