omap_hwmod_2420_data.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/spi-omap2-mcspi.h>
  17. #include <linux/omap-dma.h>
  18. #include <plat/dmtimer.h>
  19. #include "omap_hwmod.h"
  20. #include "l3_2xxx.h"
  21. #include "l4_2xxx.h"
  22. #include "omap_hwmod_common_data.h"
  23. #include "cm-regbits-24xx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "i2c.h"
  26. #include "mmc.h"
  27. #include "serial.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2420 hardware module integration data
  31. *
  32. * All of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. /*
  38. * IP blocks
  39. */
  40. /* IVA1 (IVA1) */
  41. static struct omap_hwmod_class iva1_hwmod_class = {
  42. .name = "iva1",
  43. };
  44. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  45. { .name = "iva", .rst_shift = 8 },
  46. };
  47. static struct omap_hwmod omap2420_iva_hwmod = {
  48. .name = "iva",
  49. .class = &iva1_hwmod_class,
  50. .clkdm_name = "iva1_clkdm",
  51. .rst_lines = omap2420_iva_resets,
  52. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  53. .main_clk = "iva1_ifck",
  54. };
  55. /* DSP */
  56. static struct omap_hwmod_class dsp_hwmod_class = {
  57. .name = "dsp",
  58. };
  59. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  60. { .name = "logic", .rst_shift = 0 },
  61. { .name = "mmu", .rst_shift = 1 },
  62. };
  63. static struct omap_hwmod omap2420_dsp_hwmod = {
  64. .name = "dsp",
  65. .class = &dsp_hwmod_class,
  66. .clkdm_name = "dsp_clkdm",
  67. .rst_lines = omap2420_dsp_resets,
  68. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  69. .main_clk = "dsp_fck",
  70. };
  71. /* I2C common */
  72. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  73. .rev_offs = 0x00,
  74. .sysc_offs = 0x20,
  75. .syss_offs = 0x10,
  76. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  77. .sysc_fields = &omap_hwmod_sysc_type1,
  78. };
  79. static struct omap_hwmod_class i2c_class = {
  80. .name = "i2c",
  81. .sysc = &i2c_sysc,
  82. .rev = OMAP_I2C_IP_VERSION_1,
  83. .reset = &omap_i2c_reset,
  84. };
  85. static struct omap_i2c_dev_attr i2c_dev_attr = {
  86. .flags = OMAP_I2C_FLAG_NO_FIFO |
  87. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  88. OMAP_I2C_FLAG_16BIT_DATA_REG |
  89. OMAP_I2C_FLAG_BUS_SHIFT_2,
  90. };
  91. /* I2C1 */
  92. static struct omap_hwmod omap2420_i2c1_hwmod = {
  93. .name = "i2c1",
  94. .mpu_irqs = omap2_i2c1_mpu_irqs,
  95. .sdma_reqs = omap2_i2c1_sdma_reqs,
  96. .main_clk = "i2c1_fck",
  97. .prcm = {
  98. .omap2 = {
  99. .module_offs = CORE_MOD,
  100. .prcm_reg_id = 1,
  101. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  102. .idlest_reg_id = 1,
  103. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  104. },
  105. },
  106. .class = &i2c_class,
  107. .dev_attr = &i2c_dev_attr,
  108. /*
  109. * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
  110. * while a transfer is active seems to cause the I2C block to
  111. * timeout. Why? Good question."
  112. */
  113. .flags = (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
  114. };
  115. /* I2C2 */
  116. static struct omap_hwmod omap2420_i2c2_hwmod = {
  117. .name = "i2c2",
  118. .mpu_irqs = omap2_i2c2_mpu_irqs,
  119. .sdma_reqs = omap2_i2c2_sdma_reqs,
  120. .main_clk = "i2c2_fck",
  121. .prcm = {
  122. .omap2 = {
  123. .module_offs = CORE_MOD,
  124. .prcm_reg_id = 1,
  125. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  126. .idlest_reg_id = 1,
  127. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  128. },
  129. },
  130. .class = &i2c_class,
  131. .dev_attr = &i2c_dev_attr,
  132. .flags = HWMOD_16BIT_REG,
  133. };
  134. /* dma attributes */
  135. static struct omap_dma_dev_attr dma_dev_attr = {
  136. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  137. IS_CSSA_32 | IS_CDSA_32,
  138. .lch_count = 32,
  139. };
  140. static struct omap_hwmod omap2420_dma_system_hwmod = {
  141. .name = "dma",
  142. .class = &omap2xxx_dma_hwmod_class,
  143. .mpu_irqs = omap2_dma_system_irqs,
  144. .main_clk = "core_l3_ck",
  145. .dev_attr = &dma_dev_attr,
  146. .flags = HWMOD_NO_IDLEST,
  147. };
  148. /* mailbox */
  149. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  150. { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
  151. { .name = "iva", .irq = 34 + OMAP_INTC_START, },
  152. { .irq = -1 },
  153. };
  154. static struct omap_hwmod omap2420_mailbox_hwmod = {
  155. .name = "mailbox",
  156. .class = &omap2xxx_mailbox_hwmod_class,
  157. .mpu_irqs = omap2420_mailbox_irqs,
  158. .main_clk = "mailboxes_ick",
  159. .prcm = {
  160. .omap2 = {
  161. .prcm_reg_id = 1,
  162. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  163. .module_offs = CORE_MOD,
  164. .idlest_reg_id = 1,
  165. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  166. },
  167. },
  168. };
  169. /*
  170. * 'mcbsp' class
  171. * multi channel buffered serial port controller
  172. */
  173. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  174. .name = "mcbsp",
  175. };
  176. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  177. { .role = "pad_fck", .clk = "mcbsp_clks" },
  178. { .role = "prcm_fck", .clk = "func_96m_ck" },
  179. };
  180. /* mcbsp1 */
  181. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  182. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  183. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  184. { .irq = -1 },
  185. };
  186. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  187. .name = "mcbsp1",
  188. .class = &omap2420_mcbsp_hwmod_class,
  189. .mpu_irqs = omap2420_mcbsp1_irqs,
  190. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  191. .main_clk = "mcbsp1_fck",
  192. .prcm = {
  193. .omap2 = {
  194. .prcm_reg_id = 1,
  195. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  196. .module_offs = CORE_MOD,
  197. .idlest_reg_id = 1,
  198. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  199. },
  200. },
  201. .opt_clks = mcbsp_opt_clks,
  202. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  203. };
  204. /* mcbsp2 */
  205. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  206. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  207. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  208. { .irq = -1 },
  209. };
  210. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  211. .name = "mcbsp2",
  212. .class = &omap2420_mcbsp_hwmod_class,
  213. .mpu_irqs = omap2420_mcbsp2_irqs,
  214. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  215. .main_clk = "mcbsp2_fck",
  216. .prcm = {
  217. .omap2 = {
  218. .prcm_reg_id = 1,
  219. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  220. .module_offs = CORE_MOD,
  221. .idlest_reg_id = 1,
  222. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  223. },
  224. },
  225. .opt_clks = mcbsp_opt_clks,
  226. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  227. };
  228. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  229. .rev_offs = 0x3c,
  230. .sysc_offs = 0x64,
  231. .syss_offs = 0x68,
  232. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  233. .sysc_fields = &omap_hwmod_sysc_type1,
  234. };
  235. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  236. .name = "msdi",
  237. .sysc = &omap2420_msdi_sysc,
  238. .reset = &omap_msdi_reset,
  239. };
  240. /* msdi1 */
  241. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  242. { .irq = 83 + OMAP_INTC_START, },
  243. { .irq = -1 },
  244. };
  245. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  246. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  247. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  248. { .dma_req = -1 }
  249. };
  250. static struct omap_hwmod omap2420_msdi1_hwmod = {
  251. .name = "msdi1",
  252. .class = &omap2420_msdi_hwmod_class,
  253. .mpu_irqs = omap2420_msdi1_irqs,
  254. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  255. .main_clk = "mmc_fck",
  256. .prcm = {
  257. .omap2 = {
  258. .prcm_reg_id = 1,
  259. .module_bit = OMAP2420_EN_MMC_SHIFT,
  260. .module_offs = CORE_MOD,
  261. .idlest_reg_id = 1,
  262. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  263. },
  264. },
  265. .flags = HWMOD_16BIT_REG,
  266. };
  267. /* HDQ1W/1-wire */
  268. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  269. .name = "hdq1w",
  270. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  271. .main_clk = "hdq_fck",
  272. .prcm = {
  273. .omap2 = {
  274. .module_offs = CORE_MOD,
  275. .prcm_reg_id = 1,
  276. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  277. .idlest_reg_id = 1,
  278. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  279. },
  280. },
  281. .class = &omap2_hdq1w_class,
  282. };
  283. /*
  284. * interfaces
  285. */
  286. /* L4 CORE -> I2C1 interface */
  287. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  288. .master = &omap2xxx_l4_core_hwmod,
  289. .slave = &omap2420_i2c1_hwmod,
  290. .clk = "i2c1_ick",
  291. .addr = omap2_i2c1_addr_space,
  292. .user = OCP_USER_MPU | OCP_USER_SDMA,
  293. };
  294. /* L4 CORE -> I2C2 interface */
  295. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  296. .master = &omap2xxx_l4_core_hwmod,
  297. .slave = &omap2420_i2c2_hwmod,
  298. .clk = "i2c2_ick",
  299. .addr = omap2_i2c2_addr_space,
  300. .user = OCP_USER_MPU | OCP_USER_SDMA,
  301. };
  302. /* IVA <- L3 interface */
  303. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  304. .master = &omap2xxx_l3_main_hwmod,
  305. .slave = &omap2420_iva_hwmod,
  306. .clk = "core_l3_ck",
  307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  308. };
  309. /* DSP <- L3 interface */
  310. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  311. .master = &omap2xxx_l3_main_hwmod,
  312. .slave = &omap2420_dsp_hwmod,
  313. .clk = "dsp_ick",
  314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  315. };
  316. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  317. {
  318. .pa_start = 0x48028000,
  319. .pa_end = 0x48028000 + SZ_1K - 1,
  320. .flags = ADDR_TYPE_RT
  321. },
  322. { }
  323. };
  324. /* l4_wkup -> timer1 */
  325. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  326. .master = &omap2xxx_l4_wkup_hwmod,
  327. .slave = &omap2xxx_timer1_hwmod,
  328. .clk = "gpt1_ick",
  329. .addr = omap2420_timer1_addrs,
  330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  331. };
  332. /* l4_wkup -> wd_timer2 */
  333. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  334. {
  335. .pa_start = 0x48022000,
  336. .pa_end = 0x4802207f,
  337. .flags = ADDR_TYPE_RT
  338. },
  339. { }
  340. };
  341. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  342. .master = &omap2xxx_l4_wkup_hwmod,
  343. .slave = &omap2xxx_wd_timer2_hwmod,
  344. .clk = "mpu_wdt_ick",
  345. .addr = omap2420_wd_timer2_addrs,
  346. .user = OCP_USER_MPU | OCP_USER_SDMA,
  347. };
  348. /* l4_wkup -> gpio1 */
  349. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  350. {
  351. .pa_start = 0x48018000,
  352. .pa_end = 0x480181ff,
  353. .flags = ADDR_TYPE_RT
  354. },
  355. { }
  356. };
  357. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  358. .master = &omap2xxx_l4_wkup_hwmod,
  359. .slave = &omap2xxx_gpio1_hwmod,
  360. .clk = "gpios_ick",
  361. .addr = omap2420_gpio1_addr_space,
  362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  363. };
  364. /* l4_wkup -> gpio2 */
  365. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  366. {
  367. .pa_start = 0x4801a000,
  368. .pa_end = 0x4801a1ff,
  369. .flags = ADDR_TYPE_RT
  370. },
  371. { }
  372. };
  373. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  374. .master = &omap2xxx_l4_wkup_hwmod,
  375. .slave = &omap2xxx_gpio2_hwmod,
  376. .clk = "gpios_ick",
  377. .addr = omap2420_gpio2_addr_space,
  378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  379. };
  380. /* l4_wkup -> gpio3 */
  381. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  382. {
  383. .pa_start = 0x4801c000,
  384. .pa_end = 0x4801c1ff,
  385. .flags = ADDR_TYPE_RT
  386. },
  387. { }
  388. };
  389. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  390. .master = &omap2xxx_l4_wkup_hwmod,
  391. .slave = &omap2xxx_gpio3_hwmod,
  392. .clk = "gpios_ick",
  393. .addr = omap2420_gpio3_addr_space,
  394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  395. };
  396. /* l4_wkup -> gpio4 */
  397. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  398. {
  399. .pa_start = 0x4801e000,
  400. .pa_end = 0x4801e1ff,
  401. .flags = ADDR_TYPE_RT
  402. },
  403. { }
  404. };
  405. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  406. .master = &omap2xxx_l4_wkup_hwmod,
  407. .slave = &omap2xxx_gpio4_hwmod,
  408. .clk = "gpios_ick",
  409. .addr = omap2420_gpio4_addr_space,
  410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  411. };
  412. /* dma_system -> L3 */
  413. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  414. .master = &omap2420_dma_system_hwmod,
  415. .slave = &omap2xxx_l3_main_hwmod,
  416. .clk = "core_l3_ck",
  417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  418. };
  419. /* l4_core -> dma_system */
  420. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  421. .master = &omap2xxx_l4_core_hwmod,
  422. .slave = &omap2420_dma_system_hwmod,
  423. .clk = "sdma_ick",
  424. .addr = omap2_dma_system_addrs,
  425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  426. };
  427. /* l4_core -> mailbox */
  428. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  429. .master = &omap2xxx_l4_core_hwmod,
  430. .slave = &omap2420_mailbox_hwmod,
  431. .addr = omap2_mailbox_addrs,
  432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  433. };
  434. /* l4_core -> mcbsp1 */
  435. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  436. .master = &omap2xxx_l4_core_hwmod,
  437. .slave = &omap2420_mcbsp1_hwmod,
  438. .clk = "mcbsp1_ick",
  439. .addr = omap2_mcbsp1_addrs,
  440. .user = OCP_USER_MPU | OCP_USER_SDMA,
  441. };
  442. /* l4_core -> mcbsp2 */
  443. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  444. .master = &omap2xxx_l4_core_hwmod,
  445. .slave = &omap2420_mcbsp2_hwmod,
  446. .clk = "mcbsp2_ick",
  447. .addr = omap2xxx_mcbsp2_addrs,
  448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  449. };
  450. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  451. {
  452. .pa_start = 0x4809c000,
  453. .pa_end = 0x4809c000 + SZ_128 - 1,
  454. .flags = ADDR_TYPE_RT,
  455. },
  456. { }
  457. };
  458. /* l4_core -> msdi1 */
  459. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  460. .master = &omap2xxx_l4_core_hwmod,
  461. .slave = &omap2420_msdi1_hwmod,
  462. .clk = "mmc_ick",
  463. .addr = omap2420_msdi1_addrs,
  464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  465. };
  466. /* l4_core -> hdq1w interface */
  467. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  468. .master = &omap2xxx_l4_core_hwmod,
  469. .slave = &omap2420_hdq1w_hwmod,
  470. .clk = "hdq_ick",
  471. .addr = omap2_hdq1w_addr_space,
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  474. };
  475. /* l4_wkup -> 32ksync_counter */
  476. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  477. {
  478. .pa_start = 0x48004000,
  479. .pa_end = 0x4800401f,
  480. .flags = ADDR_TYPE_RT
  481. },
  482. { }
  483. };
  484. static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
  485. {
  486. .pa_start = 0x6800a000,
  487. .pa_end = 0x6800afff,
  488. .flags = ADDR_TYPE_RT
  489. },
  490. { }
  491. };
  492. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  493. .master = &omap2xxx_l4_wkup_hwmod,
  494. .slave = &omap2xxx_counter_32k_hwmod,
  495. .clk = "sync_32k_ick",
  496. .addr = omap2420_counter_32k_addrs,
  497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  498. };
  499. static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
  500. .master = &omap2xxx_l3_main_hwmod,
  501. .slave = &omap2xxx_gpmc_hwmod,
  502. .clk = "core_l3_ck",
  503. .addr = omap2420_gpmc_addrs,
  504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  505. };
  506. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  507. &omap2xxx_l3_main__l4_core,
  508. &omap2xxx_mpu__l3_main,
  509. &omap2xxx_dss__l3,
  510. &omap2xxx_l4_core__mcspi1,
  511. &omap2xxx_l4_core__mcspi2,
  512. &omap2xxx_l4_core__l4_wkup,
  513. &omap2_l4_core__uart1,
  514. &omap2_l4_core__uart2,
  515. &omap2_l4_core__uart3,
  516. &omap2420_l4_core__i2c1,
  517. &omap2420_l4_core__i2c2,
  518. &omap2420_l3__iva,
  519. &omap2420_l3__dsp,
  520. &omap2420_l4_wkup__timer1,
  521. &omap2xxx_l4_core__timer2,
  522. &omap2xxx_l4_core__timer3,
  523. &omap2xxx_l4_core__timer4,
  524. &omap2xxx_l4_core__timer5,
  525. &omap2xxx_l4_core__timer6,
  526. &omap2xxx_l4_core__timer7,
  527. &omap2xxx_l4_core__timer8,
  528. &omap2xxx_l4_core__timer9,
  529. &omap2xxx_l4_core__timer10,
  530. &omap2xxx_l4_core__timer11,
  531. &omap2xxx_l4_core__timer12,
  532. &omap2420_l4_wkup__wd_timer2,
  533. &omap2xxx_l4_core__dss,
  534. &omap2xxx_l4_core__dss_dispc,
  535. &omap2xxx_l4_core__dss_rfbi,
  536. &omap2xxx_l4_core__dss_venc,
  537. &omap2420_l4_wkup__gpio1,
  538. &omap2420_l4_wkup__gpio2,
  539. &omap2420_l4_wkup__gpio3,
  540. &omap2420_l4_wkup__gpio4,
  541. &omap2420_dma_system__l3,
  542. &omap2420_l4_core__dma_system,
  543. &omap2420_l4_core__mailbox,
  544. &omap2420_l4_core__mcbsp1,
  545. &omap2420_l4_core__mcbsp2,
  546. &omap2420_l4_core__msdi1,
  547. &omap2xxx_l4_core__rng,
  548. &omap2420_l4_core__hdq1w,
  549. &omap2420_l4_wkup__counter_32k,
  550. &omap2420_l3__gpmc,
  551. NULL,
  552. };
  553. int __init omap2420_hwmod_init(void)
  554. {
  555. omap_hwmod_init();
  556. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  557. }