omap-mpuss-lowpower.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * OMAP MPUSS low power code
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. *
  7. * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
  8. * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
  9. * CPU0 and CPU1 LPRM modules.
  10. * CPU0, CPU1 and MPUSS each have there own power domain and
  11. * hence multiple low power combinations of MPUSS are possible.
  12. *
  13. * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
  14. * because the mode is not supported by hw constraints of dormant
  15. * mode. While waking up from the dormant mode, a reset signal
  16. * to the Cortex-A9 processor must be asserted by the external
  17. * power controller.
  18. *
  19. * With architectural inputs and hardware recommendations, only
  20. * below modes are supported from power gain vs latency point of view.
  21. *
  22. * CPU0 CPU1 MPUSS
  23. * ----------------------------------------------
  24. * ON ON ON
  25. * ON(Inactive) OFF ON(Inactive)
  26. * OFF OFF CSWR
  27. * OFF OFF OSWR
  28. * OFF OFF OFF(Device OFF *TBD)
  29. * ----------------------------------------------
  30. *
  31. * Note: CPU0 is the master core and it is the last CPU to go down
  32. * and first to wake-up when MPUSS low power states are excercised
  33. *
  34. *
  35. * This program is free software; you can redistribute it and/or modify
  36. * it under the terms of the GNU General Public License version 2 as
  37. * published by the Free Software Foundation.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/io.h>
  41. #include <linux/errno.h>
  42. #include <linux/linkage.h>
  43. #include <linux/smp.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/tlbflush.h>
  46. #include <asm/smp_scu.h>
  47. #include <asm/pgalloc.h>
  48. #include <asm/suspend.h>
  49. #include <asm/hardware/cache-l2x0.h>
  50. #include "soc.h"
  51. #include "common.h"
  52. #include "omap44xx.h"
  53. #include "omap4-sar-layout.h"
  54. #include "pm.h"
  55. #include "prcm_mpu44xx.h"
  56. #include "prminst44xx.h"
  57. #include "prcm44xx.h"
  58. #include "prm44xx.h"
  59. #include "prm-regbits-44xx.h"
  60. #ifdef CONFIG_SMP
  61. struct omap4_cpu_pm_info {
  62. struct powerdomain *pwrdm;
  63. void __iomem *scu_sar_addr;
  64. void __iomem *wkup_sar_addr;
  65. void __iomem *l2x0_sar_addr;
  66. void (*secondary_startup)(void);
  67. };
  68. static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
  69. static struct powerdomain *mpuss_pd;
  70. static void __iomem *sar_base;
  71. /*
  72. * Program the wakeup routine address for the CPU0 and CPU1
  73. * used for OFF or DORMANT wakeup.
  74. */
  75. static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
  76. {
  77. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  78. __raw_writel(addr, pm_info->wkup_sar_addr);
  79. }
  80. /*
  81. * Store the SCU power status value to scratchpad memory
  82. */
  83. static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
  84. {
  85. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  86. u32 scu_pwr_st;
  87. switch (cpu_state) {
  88. case PWRDM_POWER_RET:
  89. scu_pwr_st = SCU_PM_DORMANT;
  90. break;
  91. case PWRDM_POWER_OFF:
  92. scu_pwr_st = SCU_PM_POWEROFF;
  93. break;
  94. case PWRDM_POWER_ON:
  95. case PWRDM_POWER_INACTIVE:
  96. default:
  97. scu_pwr_st = SCU_PM_NORMAL;
  98. break;
  99. }
  100. __raw_writel(scu_pwr_st, pm_info->scu_sar_addr);
  101. }
  102. /* Helper functions for MPUSS OSWR */
  103. static inline void mpuss_clear_prev_logic_pwrst(void)
  104. {
  105. u32 reg;
  106. reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  107. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  108. omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
  109. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  110. }
  111. static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
  112. {
  113. u32 reg;
  114. if (cpu_id) {
  115. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
  116. OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET);
  117. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
  118. OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET);
  119. } else {
  120. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
  121. OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET);
  122. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
  123. OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET);
  124. }
  125. }
  126. /**
  127. * omap4_mpuss_read_prev_context_state:
  128. * Function returns the MPUSS previous context state
  129. */
  130. u32 omap4_mpuss_read_prev_context_state(void)
  131. {
  132. u32 reg;
  133. reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  134. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  135. reg &= OMAP4430_LOSTCONTEXT_DFF_MASK;
  136. return reg;
  137. }
  138. /*
  139. * Store the CPU cluster state for L2X0 low power operations.
  140. */
  141. static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
  142. {
  143. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  144. __raw_writel(save_state, pm_info->l2x0_sar_addr);
  145. }
  146. /*
  147. * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
  148. * in every restore MPUSS OFF path.
  149. */
  150. #ifdef CONFIG_CACHE_L2X0
  151. static void save_l2x0_context(void)
  152. {
  153. u32 val;
  154. void __iomem *l2x0_base = omap4_get_l2cache_base();
  155. val = __raw_readl(l2x0_base + L2X0_AUX_CTRL);
  156. __raw_writel(val, sar_base + L2X0_AUXCTRL_OFFSET);
  157. val = __raw_readl(l2x0_base + L2X0_PREFETCH_CTRL);
  158. __raw_writel(val, sar_base + L2X0_PREFETCH_CTRL_OFFSET);
  159. }
  160. #else
  161. static void save_l2x0_context(void)
  162. {}
  163. #endif
  164. /**
  165. * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
  166. * The purpose of this function is to manage low power programming
  167. * of OMAP4 MPUSS subsystem
  168. * @cpu : CPU ID
  169. * @power_state: Low power state.
  170. *
  171. * MPUSS states for the context save:
  172. * save_state =
  173. * 0 - Nothing lost and no need to save: MPUSS INACTIVE
  174. * 1 - CPUx L1 and logic lost: MPUSS CSWR
  175. * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
  176. * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
  177. */
  178. int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
  179. {
  180. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  181. unsigned int save_state = 0;
  182. unsigned int wakeup_cpu;
  183. if (omap_rev() == OMAP4430_REV_ES1_0)
  184. return -ENXIO;
  185. switch (power_state) {
  186. case PWRDM_POWER_ON:
  187. case PWRDM_POWER_INACTIVE:
  188. save_state = 0;
  189. break;
  190. case PWRDM_POWER_OFF:
  191. save_state = 1;
  192. break;
  193. case PWRDM_POWER_RET:
  194. default:
  195. /*
  196. * CPUx CSWR is invalid hardware state. Also CPUx OSWR
  197. * doesn't make much scense, since logic is lost and $L1
  198. * needs to be cleaned because of coherency. This makes
  199. * CPUx OSWR equivalent to CPUX OFF and hence not supported
  200. */
  201. WARN_ON(1);
  202. return -ENXIO;
  203. }
  204. pwrdm_pre_transition(NULL);
  205. /*
  206. * Check MPUSS next state and save interrupt controller if needed.
  207. * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
  208. */
  209. mpuss_clear_prev_logic_pwrst();
  210. if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
  211. (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
  212. save_state = 2;
  213. cpu_clear_prev_logic_pwrst(cpu);
  214. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  215. set_cpu_wakeup_addr(cpu, virt_to_phys(omap4_cpu_resume));
  216. scu_pwrst_prepare(cpu, power_state);
  217. l2x0_pwrst_prepare(cpu, save_state);
  218. /*
  219. * Call low level function with targeted low power state.
  220. */
  221. cpu_suspend(save_state, omap4_finish_suspend);
  222. /*
  223. * Restore the CPUx power state to ON otherwise CPUx
  224. * power domain can transitions to programmed low power
  225. * state while doing WFI outside the low powe code. On
  226. * secure devices, CPUx does WFI which can result in
  227. * domain transition
  228. */
  229. wakeup_cpu = smp_processor_id();
  230. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  231. pwrdm_post_transition(NULL);
  232. return 0;
  233. }
  234. /**
  235. * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
  236. * @cpu : CPU ID
  237. * @power_state: CPU low power state.
  238. */
  239. int __cpuinit omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
  240. {
  241. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  242. unsigned int cpu_state = 0;
  243. if (omap_rev() == OMAP4430_REV_ES1_0)
  244. return -ENXIO;
  245. if (power_state == PWRDM_POWER_OFF)
  246. cpu_state = 1;
  247. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  248. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  249. set_cpu_wakeup_addr(cpu, virt_to_phys(pm_info->secondary_startup));
  250. scu_pwrst_prepare(cpu, power_state);
  251. /*
  252. * CPU never retuns back if targeted power state is OFF mode.
  253. * CPU ONLINE follows normal CPU ONLINE ptah via
  254. * omap_secondary_startup().
  255. */
  256. omap4_finish_suspend(cpu_state);
  257. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  258. return 0;
  259. }
  260. /*
  261. * Initialise OMAP4 MPUSS
  262. */
  263. int __init omap4_mpuss_init(void)
  264. {
  265. struct omap4_cpu_pm_info *pm_info;
  266. if (omap_rev() == OMAP4430_REV_ES1_0) {
  267. WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
  268. return -ENODEV;
  269. }
  270. sar_base = omap4_get_sar_ram_base();
  271. /* Initilaise per CPU PM information */
  272. pm_info = &per_cpu(omap4_pm_info, 0x0);
  273. pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
  274. pm_info->wkup_sar_addr = sar_base + CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
  275. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
  276. pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
  277. if (!pm_info->pwrdm) {
  278. pr_err("Lookup failed for CPU0 pwrdm\n");
  279. return -ENODEV;
  280. }
  281. /* Clear CPU previous power domain state */
  282. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  283. cpu_clear_prev_logic_pwrst(0);
  284. /* Initialise CPU0 power domain state to ON */
  285. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  286. pm_info = &per_cpu(omap4_pm_info, 0x1);
  287. pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
  288. pm_info->wkup_sar_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
  289. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
  290. if (cpu_is_omap446x())
  291. pm_info->secondary_startup = omap_secondary_startup_4460;
  292. else
  293. pm_info->secondary_startup = omap_secondary_startup;
  294. pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
  295. if (!pm_info->pwrdm) {
  296. pr_err("Lookup failed for CPU1 pwrdm\n");
  297. return -ENODEV;
  298. }
  299. /* Clear CPU previous power domain state */
  300. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  301. cpu_clear_prev_logic_pwrst(1);
  302. /* Initialise CPU1 power domain state to ON */
  303. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  304. mpuss_pd = pwrdm_lookup("mpu_pwrdm");
  305. if (!mpuss_pd) {
  306. pr_err("Failed to lookup MPUSS power domain\n");
  307. return -ENODEV;
  308. }
  309. pwrdm_clear_all_prev_pwrst(mpuss_pd);
  310. mpuss_clear_prev_logic_pwrst();
  311. /* Save device type on scratchpad for low level code to use */
  312. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  313. __raw_writel(1, sar_base + OMAP_TYPE_OFFSET);
  314. else
  315. __raw_writel(0, sar_base + OMAP_TYPE_OFFSET);
  316. save_l2x0_context();
  317. return 0;
  318. }
  319. #endif