omap-headsmp.S 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * Secondary CPU startup routine source file.
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. *
  6. * Author:
  7. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  8. *
  9. * Interface functions needed for the SMP. This file is based on arm
  10. * realview smp platform.
  11. * Copyright (c) 2003 ARM Limited.
  12. *
  13. * This program is free software,you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/linkage.h>
  18. #include <linux/init.h>
  19. #include "omap44xx.h"
  20. __CPUINIT
  21. /* Physical address needed since MMU not enabled yet on secondary core */
  22. #define AUX_CORE_BOOT0_PA 0x48281800
  23. /*
  24. * OMAP5 specific entry point for secondary CPU to jump from ROM
  25. * code. This routine also provides a holding flag into which
  26. * secondary core is held until we're ready for it to initialise.
  27. * The primary core will update this flag using a hardware
  28. + * register AuxCoreBoot0.
  29. */
  30. ENTRY(omap5_secondary_startup)
  31. wait: ldr r2, =AUX_CORE_BOOT0_PA @ read from AuxCoreBoot0
  32. ldr r0, [r2]
  33. mov r0, r0, lsr #5
  34. mrc p15, 0, r4, c0, c0, 5
  35. and r4, r4, #0x0f
  36. cmp r0, r4
  37. bne wait
  38. b secondary_startup
  39. END(omap5_secondary_startup)
  40. /*
  41. * OMAP4 specific entry point for secondary CPU to jump from ROM
  42. * code. This routine also provides a holding flag into which
  43. * secondary core is held until we're ready for it to initialise.
  44. * The primary core will update this flag using a hardware
  45. * register AuxCoreBoot0.
  46. */
  47. ENTRY(omap_secondary_startup)
  48. hold: ldr r12,=0x103
  49. dsb
  50. smc #0 @ read from AuxCoreBoot0
  51. mov r0, r0, lsr #9
  52. mrc p15, 0, r4, c0, c0, 5
  53. and r4, r4, #0x0f
  54. cmp r0, r4
  55. bne hold
  56. /*
  57. * we've been released from the wait loop,secondary_stack
  58. * should now contain the SVC stack for this core
  59. */
  60. b secondary_startup
  61. ENDPROC(omap_secondary_startup)
  62. ENTRY(omap_secondary_startup_4460)
  63. hold_2: ldr r12,=0x103
  64. dsb
  65. smc #0 @ read from AuxCoreBoot0
  66. mov r0, r0, lsr #9
  67. mrc p15, 0, r4, c0, c0, 5
  68. and r4, r4, #0x0f
  69. cmp r0, r4
  70. bne hold_2
  71. /*
  72. * GIC distributor control register has changed between
  73. * CortexA9 r1pX and r2pX. The Control Register secure
  74. * banked version is now composed of 2 bits:
  75. * bit 0 == Secure Enable
  76. * bit 1 == Non-Secure Enable
  77. * The Non-Secure banked register has not changed
  78. * Because the ROM Code is based on the r1pX GIC, the CPU1
  79. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  80. * The workaround must be:
  81. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  82. * the GIC distributor
  83. * 2) CPU1 must re-enable the GIC distributor on
  84. * it's wakeup path.
  85. */
  86. ldr r1, =OMAP44XX_GIC_DIST_BASE
  87. ldr r0, [r1]
  88. orr r0, #1
  89. str r0, [r1]
  90. /*
  91. * we've been released from the wait loop,secondary_stack
  92. * should now contain the SVC stack for this core
  93. */
  94. b secondary_startup
  95. ENDPROC(omap_secondary_startup_4460)