ctrl_module_pad_wkup_44xx.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * OMAP44xx CTRL_MODULE_PAD_WKUP registers and bitfields
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Benoit Cousson (b-cousson@ti.com)
  7. * Santosh Shilimkar (santosh.shilimkar@ti.com)
  8. *
  9. * This file is automatically generated from the OMAP hardware databases.
  10. * We respectfully ask that any modifications to this file be coordinated
  11. * with the public linux-omap@vger.kernel.org mailing list and the
  12. * authors above to ensure that the autogeneration scripts are kept
  13. * up-to-date with the file contents.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #ifndef __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_WKUP_44XX_H
  20. #define __ARCH_ARM_MACH_OMAP2_CTRL_MODULE_PAD_WKUP_44XX_H
  21. /* Base address */
  22. #define OMAP4_CTRL_MODULE_PAD_WKUP 0x4a31e000
  23. /* Registers offset */
  24. #define OMAP4_CTRL_MODULE_PAD_WKUP_IP_REVISION 0x0000
  25. #define OMAP4_CTRL_MODULE_PAD_WKUP_IP_HWINFO 0x0004
  26. #define OMAP4_CTRL_MODULE_PAD_WKUP_IP_SYSCONFIG 0x0010
  27. #define OMAP4_CTRL_MODULE_PAD_WKUP_PADCONF_WAKEUPEVENT_0 0x007c
  28. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_SMART1NOPMIO_PADCONF_0 0x05a0
  29. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_SMART1NOPMIO_PADCONF_1 0x05a4
  30. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_PADCONF_MODE 0x05a8
  31. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_XTAL_OSCILLATOR 0x05ac
  32. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_USIMIO 0x0600
  33. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_I2C_2 0x0604
  34. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_JTAG 0x0608
  35. #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_SYS 0x060c
  36. #define OMAP4_CTRL_MODULE_PAD_WKUP_WKUP_CONTROL_SPARE_RW 0x0614
  37. #define OMAP4_CTRL_MODULE_PAD_WKUP_WKUP_CONTROL_SPARE_R 0x0618
  38. #define OMAP4_CTRL_MODULE_PAD_WKUP_WKUP_CONTROL_SPARE_R_C0 0x061c
  39. /* Registers shifts and masks */
  40. /* IP_REVISION */
  41. #define OMAP4_IP_REV_SCHEME_SHIFT 30
  42. #define OMAP4_IP_REV_SCHEME_MASK (0x3 << 30)
  43. #define OMAP4_IP_REV_FUNC_SHIFT 16
  44. #define OMAP4_IP_REV_FUNC_MASK (0xfff << 16)
  45. #define OMAP4_IP_REV_RTL_SHIFT 11
  46. #define OMAP4_IP_REV_RTL_MASK (0x1f << 11)
  47. #define OMAP4_IP_REV_MAJOR_SHIFT 8
  48. #define OMAP4_IP_REV_MAJOR_MASK (0x7 << 8)
  49. #define OMAP4_IP_REV_CUSTOM_SHIFT 6
  50. #define OMAP4_IP_REV_CUSTOM_MASK (0x3 << 6)
  51. #define OMAP4_IP_REV_MINOR_SHIFT 0
  52. #define OMAP4_IP_REV_MINOR_MASK (0x3f << 0)
  53. /* IP_HWINFO */
  54. #define OMAP4_IP_HWINFO_SHIFT 0
  55. #define OMAP4_IP_HWINFO_MASK (0xffffffff << 0)
  56. /* IP_SYSCONFIG */
  57. #define OMAP4_IP_SYSCONFIG_IDLEMODE_SHIFT 2
  58. #define OMAP4_IP_SYSCONFIG_IDLEMODE_MASK (0x3 << 2)
  59. /* PADCONF_WAKEUPEVENT_0 */
  60. #define OMAP4_JTAG_TDO_DUPLICATEWAKEUPEVENT_SHIFT 24
  61. #define OMAP4_JTAG_TDO_DUPLICATEWAKEUPEVENT_MASK (1 << 24)
  62. #define OMAP4_JTAG_TDI_DUPLICATEWAKEUPEVENT_SHIFT 23
  63. #define OMAP4_JTAG_TDI_DUPLICATEWAKEUPEVENT_MASK (1 << 23)
  64. #define OMAP4_JTAG_TMS_TMSC_DUPLICATEWAKEUPEVENT_SHIFT 22
  65. #define OMAP4_JTAG_TMS_TMSC_DUPLICATEWAKEUPEVENT_MASK (1 << 22)
  66. #define OMAP4_JTAG_RTCK_DUPLICATEWAKEUPEVENT_SHIFT 21
  67. #define OMAP4_JTAG_RTCK_DUPLICATEWAKEUPEVENT_MASK (1 << 21)
  68. #define OMAP4_JTAG_TCK_DUPLICATEWAKEUPEVENT_SHIFT 20
  69. #define OMAP4_JTAG_TCK_DUPLICATEWAKEUPEVENT_MASK (1 << 20)
  70. #define OMAP4_JTAG_NTRST_DUPLICATEWAKEUPEVENT_SHIFT 19
  71. #define OMAP4_JTAG_NTRST_DUPLICATEWAKEUPEVENT_MASK (1 << 19)
  72. #define OMAP4_SYS_BOOT7_DUPLICATEWAKEUPEVENT_SHIFT 18
  73. #define OMAP4_SYS_BOOT7_DUPLICATEWAKEUPEVENT_MASK (1 << 18)
  74. #define OMAP4_SYS_BOOT6_DUPLICATEWAKEUPEVENT_SHIFT 17
  75. #define OMAP4_SYS_BOOT6_DUPLICATEWAKEUPEVENT_MASK (1 << 17)
  76. #define OMAP4_SYS_PWRON_RESET_OUT_DUPLICATEWAKEUPEVENT_SHIFT 16
  77. #define OMAP4_SYS_PWRON_RESET_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 16)
  78. #define OMAP4_SYS_PWR_REQ_DUPLICATEWAKEUPEVENT_SHIFT 15
  79. #define OMAP4_SYS_PWR_REQ_DUPLICATEWAKEUPEVENT_MASK (1 << 15)
  80. #define OMAP4_SYS_NRESWARM_DUPLICATEWAKEUPEVENT_SHIFT 14
  81. #define OMAP4_SYS_NRESWARM_DUPLICATEWAKEUPEVENT_MASK (1 << 14)
  82. #define OMAP4_SYS_32K_DUPLICATEWAKEUPEVENT_SHIFT 13
  83. #define OMAP4_SYS_32K_DUPLICATEWAKEUPEVENT_MASK (1 << 13)
  84. #define OMAP4_FREF_CLK4_OUT_DUPLICATEWAKEUPEVENT_SHIFT 12
  85. #define OMAP4_FREF_CLK4_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 12)
  86. #define OMAP4_FREF_CLK4_REQ_DUPLICATEWAKEUPEVENT_SHIFT 11
  87. #define OMAP4_FREF_CLK4_REQ_DUPLICATEWAKEUPEVENT_MASK (1 << 11)
  88. #define OMAP4_FREF_CLK3_OUT_DUPLICATEWAKEUPEVENT_SHIFT 10
  89. #define OMAP4_FREF_CLK3_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 10)
  90. #define OMAP4_FREF_CLK3_REQ_DUPLICATEWAKEUPEVENT_SHIFT 9
  91. #define OMAP4_FREF_CLK3_REQ_DUPLICATEWAKEUPEVENT_MASK (1 << 9)
  92. #define OMAP4_FREF_CLK0_OUT_DUPLICATEWAKEUPEVENT_SHIFT 8
  93. #define OMAP4_FREF_CLK0_OUT_DUPLICATEWAKEUPEVENT_MASK (1 << 8)
  94. #define OMAP4_FREF_CLK_IOREQ_DUPLICATEWAKEUPEVENT_SHIFT 7
  95. #define OMAP4_FREF_CLK_IOREQ_DUPLICATEWAKEUPEVENT_MASK (1 << 7)
  96. #define OMAP4_SR_SDA_DUPLICATEWAKEUPEVENT_SHIFT 6
  97. #define OMAP4_SR_SDA_DUPLICATEWAKEUPEVENT_MASK (1 << 6)
  98. #define OMAP4_SR_SCL_DUPLICATEWAKEUPEVENT_SHIFT 5
  99. #define OMAP4_SR_SCL_DUPLICATEWAKEUPEVENT_MASK (1 << 5)
  100. #define OMAP4_SIM_PWRCTRL_DUPLICATEWAKEUPEVENT_SHIFT 4
  101. #define OMAP4_SIM_PWRCTRL_DUPLICATEWAKEUPEVENT_MASK (1 << 4)
  102. #define OMAP4_SIM_CD_DUPLICATEWAKEUPEVENT_SHIFT 3
  103. #define OMAP4_SIM_CD_DUPLICATEWAKEUPEVENT_MASK (1 << 3)
  104. #define OMAP4_SIM_RESET_DUPLICATEWAKEUPEVENT_SHIFT 2
  105. #define OMAP4_SIM_RESET_DUPLICATEWAKEUPEVENT_MASK (1 << 2)
  106. #define OMAP4_SIM_CLK_DUPLICATEWAKEUPEVENT_SHIFT 1
  107. #define OMAP4_SIM_CLK_DUPLICATEWAKEUPEVENT_MASK (1 << 1)
  108. #define OMAP4_SIM_IO_DUPLICATEWAKEUPEVENT_SHIFT 0
  109. #define OMAP4_SIM_IO_DUPLICATEWAKEUPEVENT_MASK (1 << 0)
  110. /* CONTROL_SMART1NOPMIO_PADCONF_0 */
  111. #define OMAP4_FREF_DR0_SC_SHIFT 30
  112. #define OMAP4_FREF_DR0_SC_MASK (0x3 << 30)
  113. #define OMAP4_FREF_DR1_SC_SHIFT 28
  114. #define OMAP4_FREF_DR1_SC_MASK (0x3 << 28)
  115. #define OMAP4_FREF_DR4_SC_SHIFT 26
  116. #define OMAP4_FREF_DR4_SC_MASK (0x3 << 26)
  117. #define OMAP4_FREF_DR5_SC_SHIFT 24
  118. #define OMAP4_FREF_DR5_SC_MASK (0x3 << 24)
  119. #define OMAP4_FREF_DR6_SC_SHIFT 22
  120. #define OMAP4_FREF_DR6_SC_MASK (0x3 << 22)
  121. #define OMAP4_FREF_DR7_SC_SHIFT 20
  122. #define OMAP4_FREF_DR7_SC_MASK (0x3 << 20)
  123. #define OMAP4_GPIO_DR7_SC_SHIFT 18
  124. #define OMAP4_GPIO_DR7_SC_MASK (0x3 << 18)
  125. #define OMAP4_DPM_DR0_SC_SHIFT 14
  126. #define OMAP4_DPM_DR0_SC_MASK (0x3 << 14)
  127. #define OMAP4_SIM_DR0_SC_SHIFT 12
  128. #define OMAP4_SIM_DR0_SC_MASK (0x3 << 12)
  129. /* CONTROL_SMART1NOPMIO_PADCONF_1 */
  130. #define OMAP4_FREF_DR0_LB_SHIFT 30
  131. #define OMAP4_FREF_DR0_LB_MASK (0x3 << 30)
  132. #define OMAP4_FREF_DR1_LB_SHIFT 28
  133. #define OMAP4_FREF_DR1_LB_MASK (0x3 << 28)
  134. #define OMAP4_FREF_DR4_LB_SHIFT 26
  135. #define OMAP4_FREF_DR4_LB_MASK (0x3 << 26)
  136. #define OMAP4_FREF_DR5_LB_SHIFT 24
  137. #define OMAP4_FREF_DR5_LB_MASK (0x3 << 24)
  138. #define OMAP4_FREF_DR6_LB_SHIFT 22
  139. #define OMAP4_FREF_DR6_LB_MASK (0x3 << 22)
  140. #define OMAP4_FREF_DR7_LB_SHIFT 20
  141. #define OMAP4_FREF_DR7_LB_MASK (0x3 << 20)
  142. #define OMAP4_GPIO_DR7_LB_SHIFT 18
  143. #define OMAP4_GPIO_DR7_LB_MASK (0x3 << 18)
  144. #define OMAP4_DPM_DR0_LB_SHIFT 14
  145. #define OMAP4_DPM_DR0_LB_MASK (0x3 << 14)
  146. #define OMAP4_SIM_DR0_LB_SHIFT 12
  147. #define OMAP4_SIM_DR0_LB_MASK (0x3 << 12)
  148. /* CONTROL_PADCONF_MODE */
  149. #define OMAP4_VDDS_DV_FREF_SHIFT 31
  150. #define OMAP4_VDDS_DV_FREF_MASK (1 << 31)
  151. #define OMAP4_VDDS_DV_BANK2_SHIFT 30
  152. #define OMAP4_VDDS_DV_BANK2_MASK (1 << 30)
  153. /* CONTROL_XTAL_OSCILLATOR */
  154. #define OMAP4_OSCILLATOR_BOOST_SHIFT 31
  155. #define OMAP4_OSCILLATOR_BOOST_MASK (1 << 31)
  156. #define OMAP4_OSCILLATOR_OS_OUT_SHIFT 30
  157. #define OMAP4_OSCILLATOR_OS_OUT_MASK (1 << 30)
  158. /* CONTROL_USIMIO */
  159. #define OMAP4_PAD_USIM_CLK_LOW_SHIFT 31
  160. #define OMAP4_PAD_USIM_CLK_LOW_MASK (1 << 31)
  161. #define OMAP4_PAD_USIM_RST_LOW_SHIFT 29
  162. #define OMAP4_PAD_USIM_RST_LOW_MASK (1 << 29)
  163. #define OMAP4_USIM_PWRDNZ_SHIFT 28
  164. #define OMAP4_USIM_PWRDNZ_MASK (1 << 28)
  165. /* CONTROL_I2C_2 */
  166. #define OMAP4_SR_SDA_GLFENB_SHIFT 31
  167. #define OMAP4_SR_SDA_GLFENB_MASK (1 << 31)
  168. #define OMAP4_SR_SDA_LOAD_BITS_SHIFT 29
  169. #define OMAP4_SR_SDA_LOAD_BITS_MASK (0x3 << 29)
  170. #define OMAP4_SR_SDA_PULLUPRESX_SHIFT 28
  171. #define OMAP4_SR_SDA_PULLUPRESX_MASK (1 << 28)
  172. #define OMAP4_SR_SCL_GLFENB_SHIFT 27
  173. #define OMAP4_SR_SCL_GLFENB_MASK (1 << 27)
  174. #define OMAP4_SR_SCL_LOAD_BITS_SHIFT 25
  175. #define OMAP4_SR_SCL_LOAD_BITS_MASK (0x3 << 25)
  176. #define OMAP4_SR_SCL_PULLUPRESX_SHIFT 24
  177. #define OMAP4_SR_SCL_PULLUPRESX_MASK (1 << 24)
  178. /* CONTROL_JTAG */
  179. #define OMAP4_JTAG_NTRST_EN_SHIFT 31
  180. #define OMAP4_JTAG_NTRST_EN_MASK (1 << 31)
  181. #define OMAP4_JTAG_TCK_EN_SHIFT 30
  182. #define OMAP4_JTAG_TCK_EN_MASK (1 << 30)
  183. #define OMAP4_JTAG_RTCK_EN_SHIFT 29
  184. #define OMAP4_JTAG_RTCK_EN_MASK (1 << 29)
  185. #define OMAP4_JTAG_TDI_EN_SHIFT 28
  186. #define OMAP4_JTAG_TDI_EN_MASK (1 << 28)
  187. #define OMAP4_JTAG_TDO_EN_SHIFT 27
  188. #define OMAP4_JTAG_TDO_EN_MASK (1 << 27)
  189. /* CONTROL_SYS */
  190. #define OMAP4_SYS_NRESWARM_PIPU_SHIFT 31
  191. #define OMAP4_SYS_NRESWARM_PIPU_MASK (1 << 31)
  192. /* WKUP_CONTROL_SPARE_RW */
  193. #define OMAP4_WKUP_CONTROL_SPARE_RW_SHIFT 0
  194. #define OMAP4_WKUP_CONTROL_SPARE_RW_MASK (0xffffffff << 0)
  195. /* WKUP_CONTROL_SPARE_R */
  196. #define OMAP4_WKUP_CONTROL_SPARE_R_SHIFT 0
  197. #define OMAP4_WKUP_CONTROL_SPARE_R_MASK (0xffffffff << 0)
  198. /* WKUP_CONTROL_SPARE_R_C0 */
  199. #define OMAP4_WKUP_CONTROL_SPARE_R_C0_SHIFT 31
  200. #define OMAP4_WKUP_CONTROL_SPARE_R_C0_MASK (1 << 31)
  201. #define OMAP4_WKUP_CONTROL_SPARE_R_C1_SHIFT 30
  202. #define OMAP4_WKUP_CONTROL_SPARE_R_C1_MASK (1 << 30)
  203. #define OMAP4_WKUP_CONTROL_SPARE_R_C2_SHIFT 29
  204. #define OMAP4_WKUP_CONTROL_SPARE_R_C2_MASK (1 << 29)
  205. #define OMAP4_WKUP_CONTROL_SPARE_R_C3_SHIFT 28
  206. #define OMAP4_WKUP_CONTROL_SPARE_R_C3_MASK (1 << 28)
  207. #define OMAP4_WKUP_CONTROL_SPARE_R_C4_SHIFT 27
  208. #define OMAP4_WKUP_CONTROL_SPARE_R_C4_MASK (1 << 27)
  209. #define OMAP4_WKUP_CONTROL_SPARE_R_C5_SHIFT 26
  210. #define OMAP4_WKUP_CONTROL_SPARE_R_C5_MASK (1 << 26)
  211. #define OMAP4_WKUP_CONTROL_SPARE_R_C6_SHIFT 25
  212. #define OMAP4_WKUP_CONTROL_SPARE_R_C6_MASK (1 << 25)
  213. #define OMAP4_WKUP_CONTROL_SPARE_R_C7_SHIFT 24
  214. #define OMAP4_WKUP_CONTROL_SPARE_R_C7_MASK (1 << 24)
  215. #endif